



[Sample &](http://www.ti.com.cn/product/cn/TPS92661-Q1?dcmp=dsproject&hqs=sandbuy&#samplebuy)  $\frac{1}{2}$  Buy







**[TPS92661-Q1](http://www.ti.com.cn/product/cn/tps92661-q1?qgpn=tps92661-q1)** ZHCSCS9 –SEPTEMBER 2014

# 适用于汽车前灯系统的高亮度 **LED** 矩阵管理器

- 
- 
- -
	-
	- 器件间同步
- 
- 
- -

# <span id="page-0-2"></span>**2** 应用

- 
- 高亮度 LED 矩阵系统

<span id="page-0-0"></span>TPS92661 器件是一款紧凑型高集成解决方案, 适用 于对应用中的大阵列高亮度 LED (如, 汽车前灯) 进 [1] 如需了解所有可用封装, 请见数据表末尾的可订购产品附录。 行分流 FET 亮度调节。

<span id="page-0-1"></span>1 特性 TPS92661 器件包括一个 12 开关串联阵列(用于绕过 12 个串联 LED 旁路开关 **Automas Automas Automas 中联电路中的单个 LED** )以及一个串行通信接口(通 • 多点 UART 通信接口 过主微控制器进行控制和管理)。

• 可编程 <sup>10</sup> 位脉宽调制 (PWM) 亮度调节 板载充电泵电源轨可升至接地端以上 <sup>67</sup> <sup>V</sup>,能够提供 – 独立的打开和关闭时间 LED 旁路开关栅极驱动。旁路开关的低导通电阻 (R<sub>DS(on)</sub>) 最大限度降低了传导损耗和功耗。

• LED 开路/短路检测和保护 TPS92661 器件包含一个多点通用异步收发器 ——放障报告 (UART), 适用于串行通信。 串联电路中各 LED 的打 • AEC-Q100 等级 <sup>1</sup> 开和关闭时间可单独编程。 PWM 频率可通过内部寄 散热增强型封装 有关的 医对于性脑炎 医二乙二醇 化器调整,多个器件可同步为相同的频率和相位。

– 48 引脚薄型四方扁平 (TQFP) 外露垫封装 TPS92661 器件具有 LED 开路保护以及通过串行接口 实现的 LED 开路和短路故障报告功能。

汽车前灯系统<br>汽车前灯系统<br>京京府上FD 汇陈系统



<span id="page-0-3"></span>



# 简化系统电路原理图

PRODUCTION DATA information is current as of publication date. Products conform to specifications per the terms of the Texas **INSTRUMENT STATE IN A REGISTER STATE OF A REGISTER STATE IS A REGISTER** Include testing of all parameters.



Texas<br>Instruments

# 目录





# <span id="page-1-0"></span>**4** 修订历史记录

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.





# <span id="page-2-0"></span>**5 Pin Configuration and Functions**



**Pin Functions**



**[TPS92661-Q1](http://www.ti.com.cn/product/cn/tps92661-q1?qgpn=tps92661-q1)** ZHCSCS9 –SEPTEMBER 2014 **[www.ti.com.cn](http://www.ti.com.cn)**

**STRUMENTS** 

EXAS

#### **Pin Functions (continued)**



# <span id="page-3-0"></span>**6 Specifications**

# <span id="page-3-1"></span>**6.1 Absolute Maximum Ratings(1)(2)**

Over operating free-air temperature range (unless otherwise noted)



(1) Stresses beyond those listed under *Absolute Maximum Ratings* may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under *Recommended Operating Conditions*. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

(2) If Military/Aerospace specified devices are required, contact the Texas Instruments Sales/Office/Distributors for availability and specifications.



### <span id="page-4-0"></span>**6.2 Handling Ratings**



(1) AEC Q100-002 indicates HBM stressing is done in accordance with the ANSI/ESDA/JEDEC JS-001 specification.

# <span id="page-4-1"></span>**6.3 Recommended Operating Conditions**

over operating free-air temperature range (unless otherwise noted)



(1) Minimum  $f_{cik}$  is applicable only when CKWEN bit is set.  $f_{cik}$  down to 0Hz is possible when bit is not set.

# <span id="page-4-2"></span>**6.4 Thermal Information**



(1) For more information about traditional and new thermal metrics, see the *IC Package Thermal Metrics* application report, [SPRA953](http://www.ti.com/cn/lit/pdf/spra953).

# **[TPS92661-Q1](http://www.ti.com.cn/product/cn/tps92661-q1?qgpn=tps92661-q1)**

**STRUMENTS** 

EXAS

# <span id="page-5-0"></span>**6.5 Electrical Characteristics**

Limits apply over operating junction temperature range –40°C ≤ T<sub>J</sub> ≤ +150°C. Typical values represent the most likely parametric norm at T<sub>J</sub> = 25°C. Unless otherwise noted, V<sub>IN</sub> = 5 V. For digital outputs, C<sub>LOAD</sub> = 20 pF.



(1) Single channel on-resitance (R<sub>DS(on)</sub>) measurement includes internal bond wires. All switches on-resistance (R<sub>ALL(on)</sub>) should be used for<br>all power calculations. See Internal Switch [Resistance](#page-10-0) for details.

(2) Specified by design. Not production tested.



Input Operating Bias Current (mA)

<span id="page-6-2"></span>Input Operating Bias Current (mA)

#### <span id="page-6-0"></span>**6.6 Typical Characteristics**

<span id="page-6-1"></span> $T_A = 25^{\circ}$ C free air unless otherwise specified













**Temperature Switching vs. Junction Temperature**



**Figure 5. Regulated VCC Voltage vs Junction Figure 6. All Switches On-Resistance vs Junction Temperature Temperature**



# **[TPS92661-Q1](http://www.ti.com.cn/product/cn/tps92661-q1?qgpn=tps92661-q1)**

ZHCSCS9 –SEPTEMBER 2014 **[www.ti.com.cn](http://www.ti.com.cn)**

# **Typical Characteristics (continued)**

 $T_A = 25^{\circ}$ C free air unless otherwise specified







# <span id="page-8-0"></span>**7 Detailed Description**

### <span id="page-8-1"></span>**7.1 Overview**

The TPS92661 lighting matrix manager (LMM) device, in conjunction with a buck switching current regulator, enables a fully dynamic matrix beam solution where each LED can be individually controlled. This type of control of an LED array is ideally suited for dynamic headlight applications where adaptive beam forming requires pixel level control of the array.

The TPS92661 device configures 12 series connected low voltage switches (MOSFETs) that can float up to 67 V above ground potential. Each switch connects in parallel to one LED, thereby creating individual shunt paths across each LED of a series string of 12 LEDs. LED strings with fewer LEDs can be used, however the unused channels should be physically shorted externally to reduce unnecessary internal power consumption.

Each switch has an individual driver, overvoltage protection circuit and diagnostics circuit referenced to the source of that switch. This configuration allows for fully dynamic operation with the switches above it and below it. The device monitors overvoltage conditions on each switch and automatically protects them in the event of an open LED connection. The device detects open LED conditions as well as shorted LED conditions and reports them through the fault reporting network.

All twelve internal bypass switches can be individually pulse width modulated (PWM) at a programmed frequency and duty cycle. This PWM dimming topology provides Inherent phase shifting capability. In addition, the switch transitions during PWM dimming are slew rate limited to mitigate any EMI concerns due to the di/dt and dv/dt of the switching action.

The TPS92661 device also provides multi-drop UART communications capability between a host MCU and up to 8 slave TPS92661 devices. The UART receives data corresponding to the desired PWM information for all 12 internal switches. In addition, it can send back fault and other diagnostic data to the host MCU. Hardware connections on the three address pins allows addressing of the eight devices.

An internal regulator accepts the 5-V power supply input for the TPS92661 device and generates a 3.3-V regulated output for the I/O buffers used in the internal UART. The internal regulator can be bypassed by shorting VIN to VCC if 5-V communication is desired.

The combination of features in the TPS92661 device provides the ideal interface for individual control of high current LED arrays. The [Figure](#page-21-0) 27 shows a dynamic headlight application using multiple TPS92661 devices. The electronic control unit (ECU), usually attached to the outside of the headlight, contains the master MCU, a boost pre-regulator stage that takes the variable battery voltage and steps it up to a stable DC voltage rail. The application includes multiple channels of buck current regulators to provide a stable current through each series string of 12 high brightness LEDs. The TPS92661 device should reside on the LED load board where it is as close as possible to the LEDs to which it directly connects.

This location has two major benefits.

- The close proximity minimizes distributed inductance and parasitic capacitance associated with the cable connection between ECU board and LED load board. When PWM dimming with a parallel shunt FET, locating the switch close to the LED prevents large ringing during each transition.
- The close proximity offers better thermal connection

Ultimately, the TPS92661 device enables an optimal partition for a flexible, high performing dynamic headlight system.

**EXAS NSTRUMENTS** 

# **7.2 Functional Block Diagram**

<span id="page-9-0"></span>

# <span id="page-9-1"></span>**7.3 Feature Description**

### **7.3.1 Controlling the Internal LED Bypass Switches**

The TPS92661 device (LED Matrix Manager) consists of 12 series connected bypass switches between terminals LED12 and LED0. Each bypass switch, when driven to an off state, allows the string current to flow through the corresponding parallel-connected LED, turning the LED on. Conversely, driving the bypass switch to an on state shunts the current through the bypass switch and turns the LED off.



#### <span id="page-10-0"></span>**7.3.2 Internal Switch Resistance**

Each single switch (connected between LED<sub>n</sub> and LED<sub>n–1</sub>) has a measurable typical R<sub>DS(on)</sub> value of 225 mΩ. This measurement includes the actual on-resistance  $(R_{DS(on)})$  of the switch and the resistance of the two internally connected bond wires. When multiple series switches are on, the effective resistance is not simply the number of channels multiplied by 225 mΩ because there are not two conducting bond wires for every seriesconnected switch. For this reason the all-switches on-resistance (R<sub>ALL(on)</sub>) is specified in the *[Electrical](#page-5-0) [Characteristics](#page-5-0)* table. This value includes the twelve R<sub>DS(on)</sub> on-resistances and the resistance of the bond wires at each end of the series connected switches.

<span id="page-10-1"></span>The dominant power loss mechanism In the TPS92661 device, is I<sup>2</sup>R loss through the switches. Other power loss sources are always less than 50 mW. When calculating the power dissipation of the TPS92661 device switches, use [Equation](#page-10-1) 1 for the best estimation of this power loss.

$$
R_{DS(on)(x_{c} \text{ channels})} = R_{ALL(on)(max)} \times \left(\frac{n}{12}\right) = 238 \text{ m}\Omega \times n
$$

where

• n is the number of channels (1)

See the *6 LED, 1.5-A [Application](#page-38-0)* section for a sample calculation.

#### **7.3.3 PWM Dimming**

The TPS92661 device provides 10-bit PWM dimming of each individual LED. The LED turn-on and turn-off times are separately programmed for each LED. The LEDxON registers and LEDxOFF registers (where  $x = 1$  to 12) determine the LED turn-on and turn-off times, respectively, within the PWM dimming period. Phase shifting can be accomplished by staggering the LEDxON times or LEDxOFF times. The 10-bit internal PWM Period Counter (TCNT) is compared against the LEDxON and LEDxOFF values.

When TCNT reaches the programmed LEDxON value for a given LED, the corresponding bypass switch is turned off to force current through the LED. Similarly, when TCNT reaches the programmed LEDxOFF value, the bypass switch is turned on to turn off the LED. TCNT counts continuously from 0 to 1023 and returns to 0 again. The LED PWM dimming period equals 1024 times the internally divided, programmable PWM clock period. [Figure](#page-10-2) 9 shows an example of LED PWM using values of LEDxON =  $250$  and LEDxOFF =  $800$ .



**Figure 9. LED PWM Example**

<span id="page-10-2"></span>Because the LEDxON and LEDxOFF times are completely programmable, this allows the system flexibility to phase shift the leading edge (LED On), the trailing edge (LED Off), or double-edge PWM.

The comparison circuitry consists of a digital comparator, along with an AND gate to allow that particular comparison to propagate to the LED switch. The TCNT counter value is continuously compared against the value programmed into the LED On/Off registers. The ENON bit that corresponds to that particular LED determines whether or not that comparison has any effect at the LED. The logic is represented in [Figure](#page-11-0) 10.





**Figure 10. PWM Dimming Control Logic**

### <span id="page-11-0"></span>**7.3.4 PWM Clock**

The PWM clock that drives TCNT is a divided-down version of the CLK input. The divider is programmed by writing to the PWM clock divider register (PCKDIV). The divider comprises two dividers in series: a power-of-2 clock divider followed by a decimal count divider (see [Figure](#page-11-1) 11 and *PWM Clock Divider Register [\(PCKDIV\)](#page-27-0)* for PCKDIV bitmap). Upon power-up, the PWM clock divider is programmed to a divisor value of 16.



**Figure 11. PWM Clock Divider**

### <span id="page-11-1"></span>**7.3.5 PWM Synchronization**

Upon power-up, the TCNT counter is reset to 0. The TCNT counter is clocked by the internal PWM clock. In order to correctly synchronize multiple TPS92661 devices on the same network, two conditions must be met:

- All TPS92661 devices must be clocked by the same clock on the CLK terminal.
- All TPS92661 devices must be programmed with the same PWM clock dividers (PCKDIV).

Assuming that these conditions are met, the TPS92661 devices may be synchronized by either of two methods:

1. As shown in [Figure](#page-12-0) 12, the TPS92661 device includes a synchronization input/output (SYNC) and a synchronization master bit (SCMAST) in the system configuration register (SYSCFG). If SCMAST is set to 1, the TPS92661 device drives the SYNC terminal. The TPS92661 device generates a high pulse that is onehalf of a PWM period on SYNC when TCNT and the PWM clock divider are about to roll over to 0. This SYNC signal can be fed to other TPS92661 devices. In other words, either the MCU can drive SYNC, or only one TPS92661 device should have SCMAST set to 1. The rest of the TPS92661 devices on the network must have SCMAST set to 0. If SCMAST is set to 0 (the default value), a low-to-high transition on SYNC at least one CLK cycle resets both TCNT and the PWM clock divider to 0 after internally synchronizing to the rising edge of CLK. SYNC is a feed-through signal that may be tied to the next TPS92661 device in order to synchronize multiple TPS92661 devices with respect to each other.

#### **NOTE**

In order to prevent bus contention, ensure that the network design includes only one synchronization master.



2. The TCNT counter and PWM clock divider can both be reset to 0 at any time by issuing a broadcast write synchronization command. Due to UART bit sampling variability, the synchronization is guaranteed to be within only 16 CLK cycles between TPS92661 devices.





<span id="page-12-0"></span>[Figure](#page-12-1) 13 and [Figure](#page-12-1) 14 show an example of two non-synchronized TPS92661 devices and two synchronized devices respectively. In this example all twelve channels on each device are programmed with LED<sub>ON</sub> = 0 and LED<sub>OFF</sub> = 128. In the non-synchronized example TCNT = 0 occurs at two different places in time. By using the SYNC function, TCNT = 0 occurs simultaneously for both devices.

<span id="page-12-1"></span>

#### **7.3.6 Switch Slew Control**

The gate drive control of each series switch slows the rate of change of current through the device. This control eases EMI requirements and aids in the system operation. The switching transition controls the current through the switch at each edge to approximately 800 mA/2 µs. The internal circuitry of the device controls the slew rate. The user cannot change the slew rate. The rise and fall slew rates are matched to ensure accurate representation of the PWM duty cycle. These slew rates assume no LED string capacitance.



**Figure 15. TPS92661 Slew Rate Control**

#### **7.3.7 Effect of Phase Shifting LED Duty Cycles**

[Figure](#page-13-0) 16 and Figure 17 show the effective system input current (CH4, green trace) and  $V_{(LED12-LED0)}$  string voltage (CH1, blue trace) for various phase shift settings. The results illustrate the advantages of adjusting the phase shift value to minimize the variation in input current. [Figure](#page-13-0) 16 illustrates a zero phase shift condition by setting all twelve LEDxON values to zero and all twelve LEDxOFF values to 128. [Figure](#page-13-0) 17 illustrates optimal phase shifting where all twelve LEDxON values are spaced by a count of 85 (0, 85, 170, 235, ...). The input current variation is greatly reduced with optimal phase shifting as all twelve channels do not draw current from the input simultaneously. This reduces demands on the energy storage capacitance at the system input.

<span id="page-13-0"></span>

#### <span id="page-13-1"></span>**7.3.8 LED Fault Detection and Protection**

Each individual bypass switch is driven by a floating driver which is powered by the charge pump (see *[Functional](#page-9-0) Block [Diagram](#page-9-0)*). The steady floating driver supply also enables continuous protection and monitoring of LED open and short events.



In the event of an OPEN LED failure, an internal comparator monitors the drain-to-source voltage of the internal switch. If the voltage exceeds  $V_{TH-O}$  (typical 6 V) the device overrides the switch-off signal and turns on the switch. This action maintains current flow in the rest of the LED string in the presence of a faulty or damaged LED and protects the internal switch. The internal latch holds this state until a subsequent on and off cycle at which time the switch attempts to turn off again, and the condition is re-evaluated. The protection circuit also sets the corresponding bit in the FAULT register described in the *[Diagnostic](#page-29-0) Registers* section . The controller can poll this register to determine whether a fault has occurred.

When the device resets a FAULT bit in the register array by writing the bit back to zero, it then clears the latch and re-enables the OPEN switching transition of the corresponding LED. This feature allows the controller to perform multiple checks of the LED fault so that false LED faults can be filtered via software.

Similar to LED open detection, an LED short is detected via monitoring the drain-to-source voltage of the internal switch. If the voltage does not exceed the  $V_{TH-S}$  threshold by the end of the PWM cycle, the same fault register bit is set. Both short and open cases are handled by the same register as each case has the equivalent outcome, which is that the channel is bypassed. (see [Figure](#page-14-0) 18)



<span id="page-14-0"></span>**Figure 18. Fault Detection Block**

#### *7.3.8.1 Fault Reporting and Timing*

Fault detection and protection occur immediately and are independent of any internal clock. The device detects an overvoltage condition when the channel voltage rises to the OVP (overvoltage protection) comparator threshold. The channel switch is then latched ON with a delay of approximately 50 ns (typical). This detection generates a fault signal that is sent to the internal fault register when TCNT = LEDxOFF where it can be polled by the user. Similarly, the short detection fault signal is sent with the same timing. The [Diagnostic](#page-29-0) Registers are updated in a maximum time of one full PWM period (a PWM count of 1024). Due to internal propagation delays the LED On-time count must conform to [Equation](#page-15-0) 2 for accurate fault reporting. For typical applications this may require fault reporting to be ignored at duty cycles less than 1%.

<span id="page-15-0"></span>

#### **Figure 19. LED Open Fault Detect Timing**

#### **7.3.8.1.1 LED Open Fault Detect Timing Example**

In an LED open event, 12 LEDs are being turned on sequentially, creating the staircase waveform as shown in [Figure](#page-16-0) 20. At approximately time = 280 µs, LED6 is commanded to turn on but it is open. The TPS92661 device fault circuit immediately clamps the node by turning the channel switch ON. As the LEDs in the string are turned off, the previously open LED remains shorted for that cycle as the system has detected the fault and forced the switch to stay on. Other channels continue to operate normally.





**Figure 20. LED Open Detection and Protection**

#### <span id="page-16-0"></span>**7.3.9 Glitch-Free Operation**

To help eliminate glitches in the LED current during register updates, the TPS92661 device implements the atomic multi-byte writes function and the synchronous updates function.

#### *7.3.9.1 Atomic Multi-Byte Writes*

Because the LEDxON and LEDxOFF registers are 10-bits wide and span across multiple bytes, there is a chance that during the time between the serial transmission of the lower eight bits and the upper two bits the resulting register value is wrong. To overcome this problem, the communications protocol provides for atomic multi-byte writes. This function updates all of the desired registers at one time, only after receiving an entire transaction frame. For example, only after the entire nine-byte transaction frame has been successfully received, does the device issue a write command to registers 00H-04H (which represent the LED1ON, LED2ON, LED3ON and LED4ON registers) and transfers it to the final registers. This transfer has the additional benefit of updating the final registers only if the cyclical redundancy check (CRC) for the transaction frame is correct.

#### *7.3.9.2 Synchronous Updates*

Serial communications are asynchronous to the TCNT period. The device can write LEDxON and LEDxOFF with any value from 0x000 to 0x3FF at any time within the TCNT period. Consider a situation where there are no timing restrictions on updating the final registers. When the device receives a new LEDxOFF value while the corresponding LED is on and TCNT is already greater than the new LEDxOFF value, the LED remains on until it reaches the LEDxOFF value in the next TCNT period. This can appear as a glitch in LED light output.

To overcome this issue, the device writes a new value LEDxOFF and stores it in a temporary register. The device updates the final register only after TCNT reaches the next LEDxON register value. The converse is true for write commands to a particular LEDxON. In that case, the device updates the final register only after TCNT reaches the next LEDxOFF value. This sequence allows the device to update the LEDxOFF registers at the corresponding LED turn-on time and update the LEDxON registers at the corresponding LED turn-off time.

When LEDxON and LEDxOFF are both set to the same value, the device interprets the setting as an LED off condition. This is equivalent to clearing the ENON bit for that particular LED. The next time TCNT reaches the common LEDxON and LEDxOFF value, the device ignores LEDxON and the LED turns off (if it was on) and remains off until the device writes LEDxON and/or LEDxOFF and updates them with different value(s). More specifically, the LEDOFF comparison takes precedence over the LEDON comparison. [Figure](#page-17-0) 21 illustrates an update example. Case (1) shows the resulting single PWM cycle on time that would occur if the writing of the registers were not handled through a temporary register. Case (2) shows the functionality of the TPS92661, where the register update is controlled, eliminating a false conduction cycle.





**Figure 21. Glitch-Free LED Dimming Operation**

### <span id="page-17-0"></span>**7.3.9.2.1 LEDxON = LEDxOFF Boundary Condition**

The synchronous update method removes a large majority of glitches that could be caused in the light output, but one case should be considered. The reason is based on the synchronous update technique and can occur when reducing the PWM duty cycle to zero. If the duty cycle is controlled by the LEDxOFF time, the LEDxON count is fixed each cycle. To dim, the LEDxOFF count will be gradually reduced. Because of the way the LEDx ON/OFF updates occur, a glitch can occur at the point when LEDxON = LEDxOFF causing the LED to remain on for a single cycle. The recommended method to turn a channel fully off is to avoid the implementation of LEDxON  $=$ LEDxOFF and use the corresponding ENON bit in the Enable [Register](#page-26-0) for that channel. For example, to dim a given channel to zero duty cycle: LEDxOFF reduces to LEDxON+1, then sets that channel's ENON bit to 0.

### **7.3.10 Internal Oscillator and Watchdog Timers**

The TPS92661 device includes two watchdog timers: a Clock [Watchdog](#page-18-0) Timer and a [Communications](#page-18-1) Watchdog [Timer.](#page-18-1) The clock watchdog timer operates using a free-running internal oscillator. The communications watchdog timer operates using the incoming CLK signal. Both watchdog timers only operate when enabled after power-up by writing their respective enable bits to a 1 in the SYSCFG register (CKWEN for the clock watchdog timer and CMWEN for the communications watchdog timer). The Default LED State Register (DEFLED) determines which state the LEDs are placed in during a watchdog timeout period. (see the *Default LED State Register [\(DEFLED\)](#page-28-0)* ) section for details.

The [Figure](#page-18-2) 22 shows the subsequent state flow after a watchdog timer limit is reached.





**Figure 22. Watchdog Timer Overflow Flow Chart**

### <span id="page-18-2"></span><span id="page-18-0"></span>*7.3.10.1 Clock Watchdog Timer*

If the external CLK input stops toggling for 32 internal oscillator cycles ( approximately 14 µs, typical) the clock watchdog timer times out and all of the LEDs are turned on or off according to the programmed values in the DEFLED register. They remain in that state until CLK begins toggling again. During this time, the device does not receive or transmit UART communications. The device does not reset the internal registers in the event of clock loss, and the LEDs begin turning on and off according to their LEDxON/LEDxOFF register settings only when the clock returns. If the clock watchdog timer is not enabled the TPS92661 is capable of operating at frequencies down to 0 Hz.



**Figure 23. Clock Watchdog Timer Logic**

#### <span id="page-18-1"></span>*7.3.10.2 Communications Watchdog Timer*

Similarly, if the CLK remains running but the device receives no transaction with a correct CRC for a period of 2<sup>22</sup> CLK cycles, the communications watchdog timer times out and the device sets the LEDs to the state defined in the DEFLED register. Only after a valid UART command has been received with a correct CRC do normal PWM duty cycles resume on the LED outputs.





**Figure 24. Communications Watchdog Timer Logic**

### <span id="page-19-0"></span>**7.4 Device Functional Modes**

The TPS92661 device may be configured and controlled using a MCU connected via a standard serial UART. Up to eight devices may be connected to the same UART to form a network.

#### **7.4.1 Digital Interface Connections**

#### *7.4.1.1 Address (ADR0, ADR1, and ADR2 Pins)*

The address pins should be tied to VIN or GND to set the address of the TPS92661. **Up to eight TPS92661s can exist on the same network.** See [Table](#page-22-0) 2 for a summary of device address configurations.

### *7.4.1.2 Clock (CLK Pin)*

The CLK pin is the input for the primary system clock. It serves as the time basis for both the UART, as well as the LED PWM hardware. The device functions with a clock input as high as 16 MHz. The clock rate should be selected based on the desired UART bit rate. CLOCK can be provided by the PWM peripheral of the master microcontroller, or by a local oscillator. All TPS92661s on the same network should share the same clock.

### *7.4.1.3 Internal Charge Pump (CPP Pin)*

The CPP pin functions as the output of the internal charge pump. The device uses the charge pump voltage as the gate drive voltage for the internal floating switches. Bypass the CPP pin to the LED12 pin with a capacitor with a value of at least 0.1  $\mu$ F.

### *7.4.1.4 Enable (EN Pin)*

The ENABLE pin is an active-high enable signal for the TPS92661 device. When driven low, it resets all internal switches, state machines, and registers to their default states. The reset state of the switches is closed, and registers are reset (see [Table](#page-34-1) 7). The managing microcontroller can actively drive this pin. Alternatively tie this pin to VCC or VIN to enable the device at power-up. The EN pin input has internal protections against charge injection and requires no series resistor when tied to one of the local power rails.

### *7.4.1.5 GND Pin*

Proper operation of the TPS92661 device requires that all GND pins MUST be tied to system ground.

#### *7.4.1.6 Receive (RX Pin)*

The RX pin is the TPS92661 UART input. It should be connected to the UART Tx pin of the MCU, as well as the other TPS92661 RX pins on the network. The bit rate of data transmitted on this pin should be at CLOCK / 16, and is fixed at that bit rate.



#### **Device Functional Modes (continued)**

#### *7.4.1.7 Synchronization (SYNC Pin)*

The SYNC pin synchronizes the internal PWM counter of the TPS92661 device. At reset, the SYNC pin acts as an input, and a low-to-high pulse on this pin resets the TCNT register to 0x000. When an external microcontroller drives this pin, the pulse should be generated at the LED PWM frequency. To calculate this frequency, use [Equation](#page-20-0) 3.

#### $f_{\text{PWM}} = \text{CLOCK} / \text{Programmed Division} / 1024$  (3)

<span id="page-20-0"></span>Writing a '1' to the SCMAST bit in the SYSCFG register programs the SYNC pin to function as an output. Establish only one TPS92261 device as the master if the application requires this output configuration. To prevent contention on the SYNC line configure only one SYNC master (driver) in the system at a time. The SYNC pin is internally pulled down and can remain unconnected if it is not used.

#### *7.4.1.8 Transmit (TX Pin)*

The TX pin is the UART output of the TPS92661 device. Connected the TX pin to the microcontroller UART RX pin. The bit rate of data transmitted on this pin is  $f_{CLK}/16$ , and is fixed at that bit rate. Connect all TX pins on each TPS92661 device that are on the same network. Connect a single, 100-kΩ pull-up resistor from TX to VCC. Because the TX pin is a tri-state output, an external pull-up resistor is required to avoid triggering false start conditions at the microcontroller UART.

#### *7.4.1.9 Primary Power Supply (VIN Pin)*

The VIN pin is the primary power supply input for the TPS92661 device. Connect the VIN pin to a nominally 5-V supply, and include a bypass capacitor nearby with a value of at least 0.1-µF.

#### *7.4.1.10 On-Board 3.3-V Supply (VCC Pin)*

The VCC pin is the input for the positive rail of the internal digital I/Os. See the *Internal [Regulator](#page-39-2)* section for configuration guidelines.

#### **7.4.2 Internal Pin-to-Pin Resistance**

<span id="page-20-1"></span>There are pin pairs for each digital I/O on the TPS92661 device. This allows for easy routing between multiple devices on a single sided PCB. To help estimate the voltage drop across the pin-to-pin connection, see [Figure](#page-20-1) 26.





**Figure 25. Pin-to-Pin Internal Resistance Figure 26. Pin-to-Pin Cross-Device Resistance**

#### **7.4.3 UART Physical Layer**

The microcontroller unit UART communicates with the TPS92661 device using serial TTL signaling. The TX and RX lines are connected to the TPS92661 device as shown in [Figure](#page-21-0) 27. The pairs of TX and RX pins on the TPS92661 device are feed-through pins, and either pin may be used to connect the TPS92661 device to the network.

### **Device Functional Modes (continued)**

A tri-state buffer drives the TX output. In order to prevent false START bit detection by the microcontroller unit when a TPS92661 device releases the bus, place an external, 100-kΩ pull-up resistor on the RX input return line of the microcontroller unit.



**Figure 27. Communications Connections**

### <span id="page-21-0"></span>**7.4.4 UART Clock and Baudrate**

The UART operates with eight data bits, one stop bit and no parity  $(8 - 1)$ . [Figure](#page-21-1) 28 shows the waveform for an individual byte transfer on the TTL UART.



**Figure 28. UART 8 – 1 Signaling**

<span id="page-21-1"></span>A logic "1" state occurs when the device drives the line to the VCC voltage. A logic "0" state occurs when the device drives the line to system ground. The line remains in the high/logic "1" state when idle. [Figure](#page-21-2) 29 and [Figure](#page-21-3) 30 illustrate sending actual data bytes and are intended to represent what an actual UART waveform displays on an oscilloscope or logic analyzer.

<span id="page-21-2"></span>

<span id="page-21-3"></span>The baud rate is based on the CLOCK input and is one-sixteenth of the CLOCK input frequency (see [Table](#page-22-1) 1 for some examples). The UART uses 16× oversampling on the incoming asynchronous RX signal.





#### **Table 1. UART Baud Rate Examples**

<span id="page-22-1"></span>Set the master microcontroller unit to support the same baud rate as is defined by the input CLOCK frequency.

#### **7.4.5 UART Communications Reset**

The microcontroller unit can reset the device UART and protocol state machine at any time by holding the RX input low for a period of at least 12 bit times (16  $\times$  12 CLK periods). This period signifies a break in communications and causes the TPS92661 devices on the network to reset to a known-good state for receiving the next command frame. The device immediately aborts any response frames in progress.

#### **NOTE** A communications reset does not reset the registers and does not halt normal LED PWM operation.

#### **7.4.6 UART Device Addressing**

<span id="page-22-0"></span>Connecting terminals ADR2, ADR1, and ADR0 to GND or VCC sets the device address for each TPS92661 device. This allows up to eight different devices (addressable (0h to 7h)) for a total of  $8 \times 12 = 96$  LEDs per array. See [Table](#page-22-0) 2 for device address configuration.



#### **Table 2. Device Address Configurations**

#### **7.4.7 UART Communications Protocol**

The UART communication process uses a command/response protocol mastered by the MCU to write and read the registers on each TPS92661 device. This means that the TPS92661 device never initiates traffic onto the network. The protocol maps the registers into an address space on each device. All of the registers are readwrite (R/W). See the *[Registers](#page-25-0)* section for a register list.

The MCU uses the protocol to initiate a communication transaction by sending a command frame. This command frame addresses either one TPS92661 device directly or broadcasts to all TPS92661 devices on the network. This addressing may cause a response frame to be sent back from the slave TPS92661 device depending on the command type of the command frame. There are three types of command frames:

- **Single Device Write** from MCU to a specific TPS92661 device (1, 2, 5, 10 or 15 bytes of data)
- **Single Device Read** from MCU to a specific TPS92661 device (1, 2, 5, 10 or 15 bytes of data)
- **Broadcast Write** from the MCU to all TPS92661 devices (0, 1, 2, 5, 10 or 15 bytes of data)

There is only one response frame type. An addressed slave following a 'Single Device Read' command from the master MCU sends his frame type.

All command and response frames are multi-byte and the total number of transmitted bytes depends on the specific command type being communicated.

Copyright © 2014, Texas Instruments Incorporated 23

### *7.4.7.1 Example 1:*

Command frame with CMD\_TYPE = "2" (Single Device Write of 5 Bytes):



### *7.4.7.2 Example 2:*

Response frame with RESP\_BYTES = "2":



### *7.4.7.3 Example 3:*

Broadcast Write Synchronization Command frame (Init = B8h):



The *[Transaction](#page-23-0) Frame Description* section describes the construction of these frames and the various byte types transmitted.

#### <span id="page-23-0"></span>**7.4.8 Transaction Frame Description**

There are four byte-types used within a transaction frame. These include the following:

- Frame Initialization (1 byte)
- Register Address (1 byte)
- N Data Bytes (N = 0, 1, 2, 5, 10 or 15)
- Cyclic Redundancy Code (CRC) error checking (2 bytes)

#### **Write & Read Command Frame Structure:**









#### **7.4.9 Frame Initialization Byte**

The frame initialization byte identifies the frame as being either a command frame or response frame. The command frame byte includes fields specifying the request type (which details the number of bytes to be sent) and the slave device ID. The response frame includes the number of bytes to be received by the microcontroller.



The fields shown in the frame initialization byte above are described in the table below.





#### **7.4.10 Register Address**

The protocol allows 1, 2, 5, 10 or 15 successive register locations from the addressed register to be written by a single command frame. The register address byte identifies the first TPS92661 device register being written or read, as described in the *Register Map* section.

#### **7.4.11 Data Bytes**

The frame initialization byte specifies the number of data bytes to be included in the frame.

#### **7.4.12 CRC Bytes**

CRC-16-IBM calculates the CRC bytes. The CRC bytes allow detection of errors within the transaction frame. The device increments the CRC Error Count Register (CERRCNT) each time a CRC error occurs (see *Register Map* for details).

#### <span id="page-25-0"></span>**7.4.13 Registers**

The registers in the TPS92661 device contain programmed information and operating status. During the powerup period, the TPS92661 device resets the registers to the default values as listed below. Register addresses marked RESERVED or not shown in the register map may be written with any value but always returns a 0.

#### *7.4.13.1 LED ON Registers*

The device stores the **LED ON** registers **(LEDxON)** for each individual LED with 10-bit resolution and organizes them as groups of five bytes for every four LEDs. This organization creates a total of 15 LED ON registers for the string of 12 LEDs. The address range used for these registers is 00h to 0Eh. Refer to [Table](#page-34-1) 7 for complete list of LED ON registers.



LEDxON[9:0] defines the count value within the 10-bit TCNT period when bypass switch x should be **opened** to turn LEDx on  $(x = 1$  to 12).

#### *7.4.13.2 LED OFF Registers*

The device stores the **LED OFF** registers **(LEDxOFF)** for each individual LED with 10-bit resolution and organizes them as groups of five bytes for every four LEDs. This organization creates a total of 15 LED OFF registers for the string of 12 LEDs. The address range used for these registers is 20h to 2Eh. Refer to [Table](#page-34-1) 7 for complete list of LED OFF registers.





LEDxOFF[9:0] defines the count value within the 10-bit TCNT period when bypass switch x should be **closed** to turn LED<sub>x</sub> off  $(x = 1$  to 12).

#### *7.4.13.3 Alternate LED On/Off Registers*

In the low address space starting at 00h that is defined above, all of the LEDxOFF registers follow all of the LEDxON registers. The higher address space starting at 40h maps the LEDxON and LEDxOFF pairs together so that the device requires a write of only 10 data bytes to update both the on and the off times for a given set of four LEDs. The registers that exist at addresses {40h-5Dh} are an alias for the registers that exist at addresses {0h-0Eh, 20h-2Eh}. In other words, a write to the register at address 00h affects the register contents at address 40h, and vice versa.

#### <span id="page-26-0"></span>*7.4.13.4 Enable Registers*

The **ENABLE** registers **(ENON and ENOFF)** determine whether a particular LEDxON or LEDxOFF value is enabled. In other words, an LED turns on only when TCNT reaches LEDxON if the corresponding ENON bit is set. Conversely, an LED turns off only when TCNT reaches LEDxOFF if the corresponding ENOFF bit is set. In this way, LEDs may be turned on fully, turned off fully, or modulated at a given duty cycle by programming the appropriate ENON and ENOFF register bits.



ENON[12:1] determine whether the device uses the corresponding LEDxON to turn on the LED.

- $0 = Do$  nothing when  $TCNT = LEDxON$
- $1 =$  Turn LED on when TCNT = LEDxON

ENOFF[12:1] determine whether the device uses the corresponding LEDxOFF to turn off the LED.

- $0 = Do$  nothing when  $TCNT = LEDxOFF$
- $1 =$  Turn LED off when TCNT = LEDxOFF

#### **[TPS92661-Q1](http://www.ti.com.cn/product/cn/tps92661-q1?qgpn=tps92661-q1)** ZHCSCS9 –SEPTEMBER 2014 **[www.ti.com.cn](http://www.ti.com.cn)**

#### *7.4.13.5 Control Registers*

The control registers allow control and monitoring of several functions. The control registers occupy addresses C0h through C5h.

#### <span id="page-27-0"></span>**7.4.13.5.1 PWM Clock Divider Register (PCKDIV)**



DPWR2[2:0]: This 3-bit value sets the power-of-2 divider for the incoming CLK signal before sending it to the decimal divider. Power-of-2 divider mapping:



The default value of DPWR2 is 3. This sets the initial power-of-2 divider to divide-by-16 at reset.

DDEC[1:0]: This 2-bit value sets the decimal divider for the internal signal coming from the power-of-2 divider. Decimal divider mapping:



The default value of DDEC is 0. This sets the initial decimal divider to divide-by-1 at reset. Using the two serially connected dividers in combination, clock dividers of various values are possible.

(1) If any of the reserved values are written to DPWR2[2:0] or DDEC[1:0], the PWM clock divider is set to divide-by-16, regardless of any other settings.

**PWM Clock Divider Examples:**  $DPWR2[2:0] = 0$  $DDEC[1:0] = 0$  $\rightarrow$  PWM Clock = CLK / 2  $DPWR2[2:0] = 1$  $DDEC[1:0] = 2$  $\rightarrow$  PWM Clock = CLK / 20

#### **7.4.13.5.2 System Configuration Register (SYSCFG)**



PWR: This bit is reset to 0 upon power-up or EN low. It may be written to a 1 by the micro-controller (MCU). Reading this bit allows the MCU to detect when there has been a power cycle.

- 0 = A power cycle or EN low has occurred since last write to a '1'
- 1 = No power cycle or EN low has occurred since the last write to a '1'

SCMAST: The Synchronization Master bit determines whether the TPS92661 device is a synchronization master or not. There should be only ONE Sync Master in the system.

- 0 = Slave. A high input value on SYNC resets TCNT to 0.
- 1 = Master. The TPS92661 device generates a high pulse one CLK cycle long on SYNC when TCNT = 1023 and the PWM clock divider is about to roll over. SYNC may be connected to the next TPS92661 device in order to synchronize multiple TPS92661 devices with respect to each other.

CMWEN: Communications Watchdog Timer Enable.

- 0 = Communications watchdog timer disabled
- 1 = Communications watchdog timer enabled

#### CKWEN: Clock Watchdog Timer Enable

- $0 =$  Clock watchdog timer disabled
- $1 =$  Clock watchdog timer enabled

#### <span id="page-28-0"></span>*7.4.13.6 Default LED State Register (DEFLED)*



DEFLED[12:1]: Default LED State register. This register determines which state to place the LED in when one of the watchdog timers times out.

- $0 =$  LED off
- $1 = LED$  on

#### *7.4.13.7 PWM Period Counter Register (TCNT)*



TCNT[9:0]: This is the PWM period count value. The TCNT register automatically counts from 0 to 1023 and wraps. It is provided here with read/write access for diagnostic purposes. Writes to the TCNT register are loaded upon the next rising edge of CLK when there is a SYNC pulse present.

#### <span id="page-29-0"></span>*7.4.13.8 Diagnostic Registers*

The diagnostic registers hold the results of various faults and status flags for the system. The diagnostic registers exist in the address range E0h to E2h.



FAULT[12:1]: Fault Register

 $0 =$  an LED fault has not occurred

 $1 =$  an LED fault has occurred

The LED open and short fault detection circuitry is sampled just before the corresponding bypass switch is closed. If a fault exists at this time instant, a 1 is latched into the associated FAULT register bit. The FAULT register bits must be cleared manually by writing them back to 0. If an LED fault condition still exists at the next PWM period, the device immediately resets the corresponding FAULT register bit to a 1. Writing the FAULT register bits to 1 has no effect.

#### CERRCNT[7:0]: CRC Error Count Register

This register value is incremented each time a CRC error is received. This register may be read by the MCU and then written back to 0 to clear the count. The CERRCNT value saturates at FFh; it does not wrap back to 0 when it reaches FFh. The CERRCNT register is not automatically cleared when a communications reset is received. It must be cleared manually by writing it back to 0. Note that the CERRCNT register can be written to any 8-bit value. This is intended for diagnostic purposes.



#### <span id="page-30-0"></span>**7.5 Programming**

### **7.5.1 Read / Write Register Flow Chart**

#### *7.5.1.1 Register Write Flow Chart*



**Figure 31. Register Write Example**



### **Programming (continued)**

#### *7.5.1.2 Register Read Flow Chart*



**Figure 32. Register Read Example**

### **7.5.2 Complete Transaction Example**

The pseudo-code below shows a pair of transactions: a write of the LEDOFF times for LEDs 1-4 followed by a read of the same registers (LED1OFF = 200, LED2OFF = 410, LED3OFF = 620, LED4OFF = 830).







#### **Table 4. Read Command (MCU-to-TPS92661 Device)**



#### **Table 5. Read Response (MCU-to-TPS92661 Device)**



As an additional example, the following pseudo-code shows a 2-byte write to TPS92661 Address 5, Register 0xB0 (ENON) with data of 0x55 to register 0xB0 and 0x05 to register 0xB1. Data sent (hex): 8D B0 55 05 D5 D8

<span id="page-32-0"></span>

#### **Table 6. Write Command (MCU-to-TPS92661 Device)**

The UART waveform associated with the example in [Table](#page-32-0) 6 is shown in [Figure](#page-32-1) 33.





<span id="page-32-1"></span>After this write had completed, the device enables all of the odd numbered LEDs (LED1, LED3, …, LED11) to turn on when TCNT = LEDxON register, while all of the even numbered LEDs remain off.

Texas **INSTRUMENTS** 

#### <span id="page-33-0"></span>**7.5.3 CRC Calculation Programming Examples**

The C function below shows an example of how to generate the CRC bytes correctly for a transmission to the TPS92661 devices:

```
Uint16 crc_16_ibm(Uint8 *buf, Uint8 len)
{
    Uint16 \text{crc} = 0;
    Uint16 I;
    while (len--){
        crc ^= *buf++;
        for (I = 0; I < 8; I++)crc = (crc \gg 1) \land (crc \& 1) ? 0xa001 : 0);}
    }
    return crc;
}
```
The CRC is transmitted LSByte first to/from the TPS92661 device.

Upon reading data from the TPS92661 device, the MCU should calculate and compare the CRC to determine whether valid data was received.

#### **NOTE**

The calculated CRC bytes must be bit-reversed before comparison to the received CRC bytes

```
bool is crc valid(Uint8 *rx buf, Uint8 crc start)
  {
     Uint16 crc calc; \frac{1}{2} // Calculated CRC
     Uint8 crc msb, crc_lsb; // Individual bytes of calculated CRC
      // Calculate the CRC based on bytes received
     crc_calc = crc_16_ibm(rx_buf, crc_start);
     crc_lsb = (crc_lcalc & 0x00FF);ccc_msb = ((ccc_calc \gg 8) & 0x00FF);// Perform the bit reversal within each byte
     crc_msb = reverse_byte(crc_msb);
     crc_lsb = reverse_byte(crc_lsb);
      // Do they match?
  if((*(rx_buf + crc_start) == crc_lsb) && (*(rx_buf + crc_start + 1) == crc_msb)){
         return TRUE;
      }
     else{
         return FALSE;
      }
  }
One way to perform the bit reversal is shown in the following C code:
 Uint8 reverse_byte(Uint8 byte)
  {
  // First, swap the nibbles
   byte = (( ()yte & 0xF0) >> 4) | ( ()yte & 0x0F) << 4) );// Then, swap bit pairs
 byte = ((byte & 0xCC) >> 2) | ((byte & 0x33) << 2));
    // Finally, swap adjacent bits
 byte = (((byte & 0xAA) >> 1) || ((byte & 0x55) << 1));
```
// We should now be reversed (bit 0 <--> bit 7, bit 1 <--> bit 6, etc.) return byte;

#### **7.5.4 Code Examples to Implement Register Reads/Writes**

The C functions below show examples of how to code a single register write and single register read. It is recommended that the user get this code running first and then expand to some of the other commands and multi-byte reads and writes.

#### Write Example:

```
void lmm_wr_1_reg(Uint8 lmm, Uint8 regaddr, Uint8 data)
{
    Uint8 TxBuf[5];
```


```
Uint16 I;
// We must first assemble the bytes and CRC them
TxBuf[0] = (0x80 | Imm);TxBuf[1] = regarddir;TxBuf[2] = data;// Get the CRC back
I = \text{crc}\_16\_\text{ibm}( \text{TxBuf}, 3);// Process and store bytes
TxBuf[3] = (I & 0x00FF); // LSByte
TxBuf[4] = ((I >> 8 & 0x00FF); // MSByte
\hspace{0.1mm}/^* INSERT MCU-SPECIFIC UART CODE HERE \hspace{0.1mm}^*/// Now we can send it to the matrix network
for(I = 0; I < 5; I++){
    lmm_uart_xmit(TxBuf[i]);
}
```
}

```
Read Example:
  Uint8 lmm_rd_1_reg(Uint8 lmm, Uint8 regaddr)
  {
      \prime\,^* DATA WILL BE AVAILABLE IN RxBuf ON RETURN ^*/Uint8 TxBuf[4];
      Uint16 I;
      // We must first assemble the request and CRC it
      \texttt{TxBuf[0]} = (0 \texttt{xC0} \mid \texttt{lmm});TxBuf[1] = regaddr;
      // Get the CRC back
      I = crc_16_ibm(TxBuf, 2);// Process and store bytes
      TxBuf[2] = (I & 0x00FF); // LSByte
      TxBuf[3] = ((I >> 8) & 0x00FF); // MSByte
      // Also make sure we are prepared to receive the data from the LMM
      ReturnBytes = 1+1+2; // This is the number of bytes we expect to get back
      /* 1 Response Frame Init + 1 Data + 2 CRC */
      GatheredBytes = 0;
      /* INSERT MCU-SPECIFIC UART CODE HERE */
      // Now we can send it to the matrix network
      for(I = 0; I < 4; I++)lmm_uart_xmit(TxBuf[i]);
      }
      \hspace{0.1mm}/^* INSERT MCU-SPECIFIC UART CODE HERE \hspace{0.1mm}^*/// Now we can send the request to the matrix network
      // This is basically pseudo-code for however your MCU receive works
      while(GatheredBytes != 4);
      // Check the CRC (should be in RxBuf[2] and [3])
      if(is_crc_valid(RxBuf, 2)){
          return TRUE;
      }
      else{
          return FALSE;}
```

```
}
```
### <span id="page-34-0"></span>**7.6 Register Map**



<span id="page-34-1"></span>



# **Register Map (continued)**







# **Register Map (continued)**





### <span id="page-37-0"></span>**8 Application and Implementation**

# <span id="page-37-1"></span>**8.1 Applications Information**

The TPS92661 is capable of shunting any combination of 12 series LEDs at high frequency and at variable duty cycles. This type of application requires a high bandwidth current source. The TPS92661 was developed using a high-side sensing hysteretic buck current source and it is this type that is recommended to power the LED channels. boost and/or buck-boost inputs may also be used, but makes the implementation more complicated and lower performance.

# **8.1.1 Guidelines For Current Source**

- Operate at a switching frequency at least 250 times the TPS92661 PWM frequency. A switching frequency between 500 times the PWM frequency and 2000 times the PWM frequency is recommended.
- Operate current source in CCM (continuous conduction mode).
- Minimize capacitance on each LED channel (capacitance between LED0 and LED12) to avoid excessive over and undershoot when dimming.
- Monitor the current source output current during dimming to ensure the source is staying close to its DC setpoint level.
- Follow the Layout [Guidelines.](#page-42-1)

# <span id="page-37-2"></span>**8.2 Design Examples**

This section offers two design examples. Each helps illustrate how the thermal limitations of a design can vary depending on overall operating conditions and how the overall system temperature limitations directly affect the device current rating for a given design. These temperature limitations must be considered on a case-by-case basis.

# <span id="page-37-6"></span>**8.2.1 12 LED, 1.2-A Application**

# **Step 1. LED Board Requirements**

<span id="page-37-3"></span>Examine the requirements of the LED load board, assuming the worst case condition: LEDs on continuously. This example assumes a worst case metal core PCB temperature of 125°C to adequately protect the LEDs. Calculate the power required to be dissipated by the LED load board alone using [Equation](#page-37-3) 4.

P<sub>LED LOAD</sub> =  $I_{LED}$  ×  $V_{LED}$  × n = 1.1 A × 3.33 V × 12 = 43.956 W ≈ 44 W

where

• n is the number of LEDs (4)

# **Step 2. Estimate Device Power Dissipation**

Use [Figure](#page-6-1) 1 to estimate the power dissipation in the TPS92661 device. Assuming a 6-MHz clock and a 146-Hz PWM frequency at 125°C, 4.2 mA at a 5.5-V VCC. The power dissipation calculation is shown in [Equation](#page-37-4) 5.

 $P_{TPS92661\text{ CONTROL}} = 4.2 \text{ mA} \times 5.5 \text{ V} \approx 23 \text{ mW}.$  (5)

<span id="page-37-4"></span>This value is very small compared to the net power required to be dissipated by the LED load and can be neglected.

# **Step 3. Estimate Switch Power Dissipation**

<span id="page-37-5"></span>Calculate the worst case power dissipated in the TPS92661 switches. Using the worst case R<sub>ALL(on)</sub> of 3400 mΩ for [Equation](#page-37-5) 6.

 $P_{TPS92661\_SWITCHES} = (1.12 \text{ A})^2 \times 3400 \text{ m}\Omega = 4.114 \text{ W}$  (6)



#### **Design Examples (continued)**

#### **Step 4. Calculate the Temperature Rise**

The LED load board controls temperature to a maximum of 125°C. Solder the TPS92661 device to the LED board to create a very good thermal connection. Using the TPS92661  $\theta_{JB}$  measurement of 6.1 °C/W, can calculate the temperature rise between the TPS92661 thermal pad and the junction temperature using [Equation](#page-38-1) 7.

$$
T_J = T_{\text{BOARD(max)}} + T_{\text{RISE}} = 125^{\circ}\text{C} + (4.114 \times 6.1) \approx 150^{\circ}\text{C}.
$$
 (7)

<span id="page-38-1"></span>This is the maximum allowable junction temperature. Any time a TPS92661 internal switch is active, the net power dissipated by the LED load board is reduced.

A properly designed LED load board inherently supports the additional power dissipation of the TPS92661 device. In this example, if all of the TPS92661 internal switches are on, the LED load board thermal loading reduces from 44 W to 4.114 W.

#### <span id="page-38-0"></span>**8.2.2 6 LED, 1.5-A Application**

The TPS92661 can be used for LED loads from 1 to 12 LEDs. When configuring for connections having fewer than 12 LEDs, the LEDs should be connected as shown in [Figure](#page-38-2) 34.



**Figure 34. TPS92661 Connection with 6 LEDs**

#### <span id="page-38-2"></span>**Step 1. Calculate the LED Load Power**

<span id="page-38-3"></span>As described in the *12 LED, 1.2-A [Application](#page-37-6)* section example, the LED load itself drives the heat sink design. Assume the LED load board does not reach a temperature beyond what has been considered for the LEDs. In this case assume the design ensures a maximum heat sink temperature of 90°C for the LED load power calculated in [Equation](#page-38-3) 8.

 $P_{LED\ LOAD} = I_{LED} \times V_{LED} \times n = 1.5 \text{ A} \times 3.33 \text{ V} \times 6 \approx 30 \text{ W (max)}$ 

where

• n is the number of LEDs (8)

#### **Step 2. Estimate the Power Dissipation**

Using [Figure](#page-6-2) 3 estimate the power dissipation of the TPS92661 device. Assuming a 8.57-MHz clock and a 523- Hz PWM frequency at 125°C read 3 mA at a 5.5-V VCC. This amount of power is so low that it can be disregarded.

#### **Step 3. Calculate the Worst Case Switches Power Dissipation**

Calculate the maximum all switches on-resistance  $(R_{ALL(on)(MAX)})$  value for each of the 6 switches that are in use. Assume the other 6 switches are shorted externally.

P<sub>TPS92661</sub> SWITCHES =  $(1.5 A)^2$  × R<sub>ALL(on)(MAX)</sub> × (n/12) =  $(1.5 A)^2$  × 3400 mΩ × (6/12) = 3.825 W

where

• n is the number of LEDs (9)



#### **Design Examples (continued)**

#### **Step 4. Calculate the Temperature Rise**

The LED load board controls temperature to a maximum of 90°C. Solder the TPS92661 device to the LED board to create a very good thermal connection. Using the TPS92661  $\theta_{JB}$  measurement of 6.1 °C/W, can calculate the temperature rise between the TPS92661 thermal pad and the junction temperature using

 $T_J = T_{BOARD(max)} + T_{RISE} = 90^{\circ}\text{C} + (3.825 \times 6.1) \approx 113^{\circ}\text{C}$  (10)

This temperature is well within the TPS92661 operating junction temperature range to provide exceptional performance.

### <span id="page-39-0"></span>**9 Power Supply Recommendations**

#### <span id="page-39-1"></span>**9.1 General Recommendations**

The TPS92661 requires a 5-V supply to power the charge pump, internal logic and references. This rail generates a 3.3-V supply which can be used for the digital communications as outlined in the Internal Regulator section. The TPS92661 device is not compatible with logic levels lower then 3.3 V or greater than 5 V. A separate, high-power supply drives the LED string, as discussed in the *LED Fault Detection and [Protection](#page-13-1)* section.

#### <span id="page-39-2"></span>**9.2 Internal Regulator**

The VCC pin is the output node of the on-board 3.3-V LDO. The VCC pin also acts as the positive voltage rail for the device digital I/Os. If the TPS92661 device is used with a microcontroller with 3.3-V I/Os, then place an output capacitor with a value of at least 0.1 µF at the pin for the internal LDO. Due to the internal linear regulator, an external 3.3-V supply is not required.

If the TPS92661 device is used with 5-V microcontrollers, then the VCC pin MUST be tied to the 5-V VIN pin. This connection overrides the internal LDO and allows the digital I/Os to signal at 5 V rather than 3.3 V.

In the rare case that the digital signaling exists at a voltage greater than 3.6 V, but less than 4.5 V, then the VCC pin should be connected to the same voltage as the MCU I/O voltage.









#### **Internal Regulator (continued)**



**Figure 37. Power Connections for 3.6-V to 4.5-V MCU Systems**

#### <span id="page-40-0"></span>**9.3 Power Up and Reset**

When  $V_{IN}$  is greater than  $V_{IN-UVT}$ , all bypass switches are initially on (LEDs off) and the LEDs remain off until the device is programmed with the corresponding LED and ENABLE registers. After the registers are programmed, the TPS92661 device modulates the LEDs using the divided-down CLK input as the PWM clock.  $V_{IN}$  must be greater than  $V_{\text{IN-UVT}}$  prior to sourcing current through the LED string in order to ensure a controlled start-up.

The EN input acts as an active-low reset signal for the TPS92661 device. If EN = 0, the TPS92661 device resets to the same state as if a power cycle had occurred. All registers are reset to default values and all of the bypass switches are turned on (LEDs off). Once the device emerges from the reset state by setting EN high, the registers must be programmed in order for the device to begin normal operation.

#### <span id="page-40-1"></span>**9.4 VIN Power Consumption**

Power consumption increases with increased clock frequency, with VIN voltage and with temperature. It is always best to select the lowest VIN and clock frequency the system can tolerate. Guidelines for power drawn by the device from VIN are provided in the *Typical [Characteristics](#page-6-0)* section.

### <span id="page-40-2"></span>**9.5 Initialization Set-Up**

[Figure](#page-41-0) 38 outlines the steps required to begin communication with a TPS92661 and enable the LEDs. Register Read and Write code examples are shown in the *[Programming](#page-30-0)* section.



### **Initialization Set-Up (continued)**



<span id="page-41-0"></span>**Figure 38. Power Up Sequence**



### <span id="page-42-0"></span>**10 Layout**

#### <span id="page-42-1"></span>**10.1 Layout Guidelines**

The final configuration of the LED matrix varies between applications and balances heat dissipation with light output performance. Layout considerations for passive components are simple; place the VCC and VIN decoupling capacitors close to the device and short the traces to the CPP pin capacitor. The bigger challenge is to develop a careful layout plan that efficiently routes the current source for the LED strings.

The communication connections have been designed for ease of routing on a single-sided, metal core board. Each connection has a parallel connection on the opposite side of the device, allowing multiple devices to use a *daisy chain* configuration, easing routing requirements.

### **10.2 Layout Example**

[Figure](#page-42-3) 39 shows a TPS92661 layout example.

<span id="page-42-3"></span><span id="page-42-2"></span>



### <span id="page-43-0"></span>**11** 器件和文档支持

#### <span id="page-43-1"></span>**11.1** 商标

### <span id="page-43-2"></span>**11.2** 静电放电警告



这些装置包含有限的内置 ESD 保护。 存储或装卸时, 应将导线一起截短或将装置放置于导电泡棉中, 以防止 MOS 门极遭受静电损

### <span id="page-43-3"></span>**11.3 Export Control Notice**

Recipient agrees to not knowingly export or re-export, directly or indirectly, any product or technical data (as defined by the U.S., EU, and other Export Administration Regulations) including software, or any controlled product restricted by other applicable national regulations, received from disclosing party under nondisclosure obligations (if any), or any direct product of such technology, to any destination to which such export or re-export is restricted or prohibited by U.S. or other applicable laws, without obtaining prior authorization from U.S. Department of Commerce and other competent Government authorities to the extent required by those laws.

#### <span id="page-43-4"></span>**11.4** 术语表

[SLYZ022](http://www.ti.com/cn/lit/pdf/SLYZ022) — *TI* 术语表。

这份术语表列出并解释术语、首字母缩略词和定义。



# <span id="page-44-0"></span>**12** 机械封装和可订购信息

以下页中包括机械封装和可订购信息。 这些信息是针对指定器件可提供的最新数据。 这些数据会在无通知且不对 本文档进行修订的情况下发生改变。 欲获得该数据表的浏览器版本,请查阅左侧的导航栏。

#### 重要声明

德州仪器(TI) 及其下属子公司有权根据 JESD46 最新标准, 对所提供的产品和服务进行更正、修改、增强、改进或其它更改, 并有权根据 JESD48 最新标准中止提供任何产品和服务。客户在下订单前应获取最新的相关信息, 并验证这些信息是否完整且是最新的。所有产品的销售 都遵循在订单确认时所提供的TI 销售条款与条件。

TI 保证其所销售的组件的性能符合产品销售时 TI 半导体产品销售条件与条款的适用规范。仅在 TI 保证的范围内,且 TI 认为 有必要时才会使 用测试或其它质量控制技术。除非适用法律做出了硬性规定,否则没有必要对每种组件的所有参数进行测试。

TI 对应用帮助或客户产品设计不承担任何义务。客户应对其使用 TI 组件的产品和应用自行负责。为尽量减小与客户产品和应 用相关的风险, 客户应提供充分的设计与操作安全措施。

TI 不对任何 TI 专利权、版权、屏蔽作品权或其它与使用了 TI 组件或服务的组合设备、机器或流程相关的 TI 知识产权中授予 的直接或隐含权 限作出任何保证或解释。TI 所发布的与第三方产品或服务有关的信息,不能构成从 TI 获得使用这些产品或服 务的许可、授权、或认可。使用 此类信息可能需要获得第三方的专利权或其它知识产权方面的许可,或是 TI 的专利权或其它 知识产权方面的许可。

对于 TI 的产品手册或数据表中 TI 信息的重要部分, 仅在没有对内容进行任何篡改且带有相关授权、条件、限制和声明的情况 下才允许进行 复制。TI 对此类篡改过的文件不承担任何责任或义务。复制第三方的信息可能需要服从额外的限制条件。

在转售 TI 组件或服务时,如果对该组件或服务参数的陈述与 TI 标明的参数相比存在差异或虚假成分,则会失去相关 TI 组件 或服务的所有明 示或暗示授权,且这是不正当的、欺诈性商业行为。TI 对任何此类虚假陈述均不承担任何责任或义务。

客户认可并同意,尽管任何应用相关信息或支持仍可能由 TI 提供,但他们将独力负责满足与其产品及在其应用中使用 TI 产品 相关的所有法 律、法规和安全相关要求。客户声明并同意,他们具备制定与实施安全措施所需的全部专业技术和知识,可预见 故障的危险后果、监测故障 及其后果、降低有可能造成人身伤害的故障的发生机率并采取适当的补救措施。客户将全额赔偿因 在此类安全关键应用中使用任何 TI 组件而 对 TI 及其代理造成的任何损失。

在某些场合中, 为了推进安全相关应用有可能对 TI 组件进行特别的促销。TI 的目标是利用此类组件帮助客户设计和创立其特 有的可满足适用 的功能安全性标准和要求的终端产品解决方案。尽管如此,此类组件仍然服从这些条款。

TI 组件未获得用于 FDA Class III (或类似的生命攸关医疗设备) 的授权许可, 除非各方授权官员已经达成了专门管控此类使 用的特别协议。

只有那些 TI 特别注明属于军用等级或"增强型塑料"的 TI 组件才是设计或专门用于军事/航空应用或环境的。购买者认可并同 意,对并非指定面 向军事或航空航天用途的 TI 组件进行军事或航空航天方面的应用,其风险由客户单独承担,并且由客户独 力负责满足与此类使用相关的所有 法律和法规要求。

TI 已明确指定符合 ISO/TS16949 要求的产品,这些产品主要用于汽车。在任何情况下,因使用非指定产品而无法达到 ISO/TS16949 要 求,TI不承担任何责任。



邮寄地址: 上海市浦东新区世纪大道1568 号,中建大厦32 楼邮政编码: 200122 Copyright © 2014, 德州仪器半导体技术(上海)有限公司



www.ti.com 6-Feb-2020

# **PACKAGING INFORMATION**



**(1)** The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

**LIFEBUY:** TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

**NRND:** Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures. "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

**RoHS Exempt:** TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the  $\leq 1000$ ppm threshold requirement.

**(3)** MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

**(4)** There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

**(5)** Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

<sup>(6)</sup> Lead/Ball Finish - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:**The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

PHP (S-PQFP-G48)

PowerPAD<sup>™</sup> PLASTIC QUAD FLATPACK



NOTES: A. All linear dimensions are in millimeters.

- This drawing is subject to change without notice. **B.**
- Body dimensions do not include mold flash or protrusion С.
- This package is designed to be soldered to a thermal pad on the board. Refer to Technical Brief, PowerPad D. Thermally Enhanced Package, Texas Instruments Literature No. SLMA002 for information regarding<br>recommended board layout. This document is available at www.ti.com <http://www.ti.com>.
- E. Falls within JEDEC MS-026

PowerPAD is a trademark of Texas Instruments.



#### $(S-PQFP-G48)$ PHP.

# PowerPAD<sup>™</sup> PLASTIC QUAD FLATPACK

# THERMAL INFORMATION

This PowerPAD™ package incorporates an exposed thermal pad that is designed to be attached to a printed<br>circuit board (PCB). The thermal pad must be soldered directly to the PCB. After soldering, the PCB can be used as a heatsink. In addition, through the use of thermal vias, the thermal pad can be attached directly to the appropriate copper plane shown in the electrical schematic for the device, or alternatively, can be attached to a special heatsink structure designed into the PCB. This design optimizes the heat transfer from the integrated circuit (IC).

For additional information on the PowerPAD package and how to take advantage of its heat dissipating abilities, refer to Technical Brief, PowerPAD Thermally Enhanced Package, Texas Instruments Literature No. SLMA002 and Application Brief, PowerPAD Made Easy, Texas Instruments Literature No. SLMA004. Both documents are available at www.ti.com.

The exposed thermal pad dimensions for this package are shown in the following illustration.



 $\sqrt{B}$  Tie strap features may not be present.







NOTES: A.

- All linear dimensions are in millimeters. This drawing is subject to change without notice. **B.**
- Publication IPC-7351 is recommended for alternate designs. C.
- D. This package is designed to be soldered to a thermal pad on the board. Refer to Technical Brief, PowerPad Thermally Enhanced Package, Texas Instruments Literature No. SLMA002, SLMA004, and also the Product Data Sheets<br>for specific thermal information, via requirements, and recommended board layout. These documents are availabl www.ti.com <http://www.ti.com>.
- E. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC 7525 for stencil design considerations.
- F. Customers should contact their board fabrication site for recommended solder mask tolerances and via tenting options for vias placed in the thermal pad.

PowerPAD is a trademark of Texas Instruments



#### 重要声明和免责声明

TI 均以"原样"提供技术性及可靠性数据(包括数据表)、设计资源(包括参考设计)、应用或其他设计建议、网络工具、安全信息和其他资 源,不保证其中不含任何瑕疵,且不做任何明示或暗示的担保,包括但不限于对适销性、适合某特定用途或不侵犯任何第三方知识产权的暗示 担保。

所述资源可供专业开发人员应用TI 产品进行设计使用。您将对以下行为独自承担全部责任:(1) 针对您的应用选择合适的TI 产品;(2) 设计、 验证并测试您的应用;(3) 确保您的应用满足相应标准以及任何其他安全、安保或其他要求。所述资源如有变更,恕不另行通知。TI 对您使用 所述资源的授权仅限于开发资源所涉及TI 产品的相关应用。除此之外不得复制或展示所述资源,也不提供其它TI或任何第三方的知识产权授权 许可。如因使用所述资源而产生任何索赔、赔偿、成本、损失及债务等,TI对此概不负责,并且您须赔偿由此对TI 及其代表造成的损害。

TI 所提供产品均受TI 的销售条款 [\(http://www.ti.com.cn/zh-cn/legal/termsofsale.html](http://www.ti.com.cn/zh-cn/legal/termsofsale.html)) 以及[ti.com.cn](http://www.ti.com.cn)上或随附TI产品提供的其他可适用条款的约 束。TI提供所述资源并不扩展或以其他方式更改TI 针对TI 产品所发布的可适用的担保范围或担保免责声明。

> 邮寄地址: 上海市浦东新区世纪大道 1568 号中建大厦 32 楼, 邮政编码: 200122 Copyright © 2020 德州仪器半导体技术(上海)有限公司