## Choosing the Voltage Reference for Your Automotive Application ## Introduction In automotive systems such as ADAS, body electronics, powertrain, etc. there is a need for precise data converters. For every data converter, a precise voltage reference (VREF) is often necessary to reach the lowest possible errors when measuring automotive signals. While many data converters can incorporate internal references, it is difficult to find a internal voltage reference in CMOS technology that can reach the high accuracy, low temperature drift, and low noise of a bipolar process. This is even more complicated in digital processes for MCUs as the internal reference can be noisy due to all the inherit clocking noise. Due to this, it is often desirable to use an external voltage reference to have more precise measurements. Figure 1. Simplified ADAS Front Camera Diagram ## Voltage Reference for Monitoring a 1% 1V Rail In an automotive advanced driver assistance system (ADAS) it is important to monitor the voltage rails being used in the MCU/DSP/FPGAs. Voltage rails are monitored independently with an ADC and voltage supervisor combination to ensure that the voltage rail does not cross a certain voltage which might cause an undervoltage or overvoltage event which could damage the MCU/DSP/FPGAs. Typically these ADCs are internal to a microcontroller (MCU) that are used to ensure the voltage rails are working correctly. It is not uncommon to see an external VREF be attached to a MCU for precision and to ensure that the internal ADC has a redundant voltage reference for robustness. With the addition of an external VREF it is possible to have an accurate ADC that does not need calibration for monitoring a 1% 1V rail. Figure 2. REF3430-Q1 with MCU In order to ensure that a system meets the error specifications, it is important to characterize the signal chain to understand the errors of the voltage rail. Voltage rail errors have become a more stringent as the total error allowed has been reducing to allow for a more optimized system. An issue with characterizing the signal chain error in a MCU is that typically internal voltage references are not fully characterized as in depth as external voltage references and often lack maximum worst case values. Due to this it is difficult to calculate the worst case error of the system. This challenge can be resolved by using an external voltage reference such as REF3430-Q1 as shown in Figure 2. **Table 1. Typical Core Voltage Rail Monitoring** | Specification | Requirement | |--------------------------|-------------| | Voltage Rail | 1V | | Max Error (-40C to 125C) | 1% | Table 1 shows an example of voltage rail monitoring requirements for monitoring a 1V rail for a precision MCU in an ADAS system by a micro. Due to the stringent requirements of some voltage supply rails to be within a certain voltage range, we want to make sure that the total error of the signal chain system is less than 1% so we can measure the deviation which in this case is 10mV. For a 1V DC measurement it possible to use an external voltage reference to calculate the total error. There are two ways to calculate error in a system: worst-case and root sum squared (RSS). The main difference between the error calculations is how the individual errors of a system are combined. In worse-case error all the errors are additive of their worst case which results in a conservative to ensure that every device will work but main drawback is that 6+ sigma events are taken into account and this can increase the cost of a system. A common alternative to the worst-case method is the RSS method that is based on statistical tolerance analysis. RSS is used because it provides a more realistic acceptable limit that is based on distributions. In this example we use RSS due to its more realistic presentation of error. Table 2. REF3430-Q1 3V Specifications | Specification | Requirement | |--------------------------------------|---------------------| | Reference Voltage + Initial Accuracy | 3V ± 0.05% | | Temperature Drift (-40°C to 125°C) | 6 ppm/°C | | Temperature Hysteresis (TempCo) | 30 ppm | | Long-Term Stability | 25 ppm | | 1/f Noise | 15 μV <sub>PP</sub> | The total error for a VREF reference calculation is a culmination of all the errors such as initial accuracy, temperature coefficient, ect. To calculate the total error, all the errors should be in common units such as ppm (parts-per million) as in Equation 1. The VREF total error can be further reduced with calibration, as calibration can eliminate the static errors such as initial accuracy and TempCo. For the purposes of this example, errors such as solder shift, load regulation, line regulation among others have been omitted but they can be included to calculate a more accurate representation of the VREF total error. shows how all the errors are combined using the RSS method. $$\begin{split} & \mathsf{Error}_{\mathsf{VREF}}|_{\mathsf{Total}} = \sqrt{ \left( \mathsf{Accuracy} \right)^2 + \left( \mathsf{TempCo} \right)^2 + \left( \mathsf{TempHyst} \right)^2 + \left( \mathsf{LongTerm\ Drift} \right)^2 + \left( \mathsf{1/f\ Noise} \right)^2} \\ & = \sqrt{ \left( 500\mathsf{ppm} \right)^2 + \left( 6\mathsf{ppm} / \,^\circ \mathsf{C} \,^* \, 165\,^\circ \mathsf{C} \right)^2 + \left( 30\,\mathsf{ppm} \right)^2 + \left( 25\,\mathsf{ppm} \right)^2 + \left( 15\,\mu\mathsf{V}_{\mathsf{PP}} \, / \,3\,\mathsf{V} \right)^2} \\ & = 1110\mathsf{ppm} \end{split}$$ **Table 3. Example of Internal MCU ADC** | Specification | Requirement | |---------------|-------------| | Resolution | 12 Bits | | Gain Error | 4 LSB | | Offset Error | 4 LSB | | INL Error | 4 LSB | When choosing an ADC it is important to find an ADC with the lowest possible errors. Internal MCU ADC with the specifications from Table 3 are used for this example. The ADC total error in this situation is also known as the total unadjusted error and it is calculated similar to the VREF total error by using the RSS method. Total Unadjusted Error = $$\text{Error}_{ADC}|_{Total}$$ = $\sqrt{\left(\text{Gain Error}\right)^2 + \left(\text{Offset Error}\right)^2 + \left(\text{INL Error}\right)^2}$ = $\sqrt{\left(4 \text{ LSB}\right)^2 + \left(4 \text{ LSB}\right)^2 + \left(4 \text{ LSB}\right)^2}$ = 6.92 LSB When performing error calculations, the error of the ADC is independent but the error of the voltage reference is proportional to the ADC analog input signal. The VREF total error calculated in is only valid when the analog input signal is at full scale. In this example, since the analog input is 1V and not the full scale voltage, only a fraction of the VREF total error affects the analog input can be seen in Equation 3. Error<sub>VREF @ AIN</sub> |<sub>Total</sub> = $$\frac{\text{Error}_{VREF @ AIN}|_{Total}^* \text{Analog}_{IN}}{\text{Reference Voltage}}$$ = $$\frac{1110\text{ppm}^* \text{1V}}{3\text{V}}$$ = 370 ppm (3) With ADC specifications, the VREF total error is convert into LSB using Equation 4 which makes it possible to combine both VREF and ADC errors using the RSS method in Equation 5. $$\begin{split} & \mathsf{Error}_{\mathsf{VREF}\, @ \, \mathsf{AIN}} \big|_{\mathsf{Total}} \, (\mathsf{LSB}) = \mathsf{Error}_{\mathsf{VREF}\, @ \, \mathsf{AIN}} \big|_{\mathsf{Total}} \, ^* \, 2^{\mathsf{ADC} \, \mathsf{Resolution}} \\ & = 370 \, \mathsf{ppm} \, ^* \, 2^{12} \\ & = 1.51 \, \mathsf{LSB} \end{split} \tag{4} \\ & \mathsf{Error}_{\mathsf{VREF}\, + \, \mathsf{ADC}} \big|_{\mathsf{Total}} = \sqrt{ \left( \mathsf{Error}_{\mathsf{VREF}\, @ \, \mathsf{AIN}} \big|_{\mathsf{Total}} \right)^2 + \left( \mathsf{Error}_{\mathsf{ADC}} \big|_{\mathsf{Total}} \right)^2} \\ & = \sqrt{ \left( 1.51 \, \mathsf{LSB} \right)^2 + \left( 6.92 \, \mathsf{LSB} \right)^2} \\ & = 7.08 \, \mathsf{LSB} \\ & = 2.82 \, \mathsf{bits} \end{aligned} \tag{5} \\ & \mathsf{Effective} \, \mathsf{Re} \, \mathsf{solution} = \mathsf{ADC} \, \mathsf{Re} \, \mathsf{solution} - \mathsf{Error}_{\mathsf{VREF}\, + \, \mathsf{ADC}} \big|_{\mathsf{Total}} \\ & = 12 \, \mathsf{bits} - 2.82 \, \mathsf{bits} \\ & = 9.18 \mathsf{bits} \end{aligned} \tag{6} \end{split}$$ **Table 4. Total Error** | Specification | Requirement | |--------------------------------|-------------| | REF3430-Q1 Total Error for AIN | 1.51 LSB | | ADC Total Unadjusted Error | 7.08 LSB | | Percent Error of Vin | 0.517% | Table 4 summarizes the final error of the system as an external voltage reference can help in characterizing the error to make sure that the minimum accuracy is met. In practice the measurements will be more precise than the total RSS error but this error can provide a baseline to improve on. The ADC errors of the system can easily be reduced by choosing a more accurate ADC since the dominant error is from the ADC. There are also techniques to improve the voltage reference error such as using a higher voltage external voltage reference. In Table 5 there are alternate voltage reference devices that can help reduce this error or save power. Table 5. Alternative Device Recommendations | Device | Optimized Parameters | |------------|--------------------------------------------| | REF3130-Q1 | Quiescent current, Temperature drift | | REF5025-Q1 | Initial accuracy, Temperature Drift, Noise | | LM4132-Q1 | Quiescent current, Temperature drift | | LM4128-Q1 | Quiescent current, Temperature drift | (1) ## IMPORTANT NOTICE FOR TI DESIGN INFORMATION AND RESOURCES Texas Instruments Incorporated ('TI") technical, application or other design advice, services or information, including, but not limited to, reference designs and materials relating to evaluation modules, (collectively, "TI Resources") are intended to assist designers who are developing applications that incorporate TI products; by downloading, accessing or using any particular TI Resource in any way, you (individually or, if you are acting on behalf of a company, your company) agree to use it solely for this purpose and subject to the terms of this Notice. TI's provision of TI Resources does not expand or otherwise alter TI's applicable published warranties or warranty disclaimers for TI products, and no additional obligations or liabilities arise from TI providing such TI Resources. TI reserves the right to make corrections, enhancements, improvements and other changes to its TI Resources. You understand and agree that you remain responsible for using your independent analysis, evaluation and judgment in designing your applications and that you have full and exclusive responsibility to assure the safety of your applications and compliance of your applications (and of all TI products used in or for your applications) with all applicable regulations, laws and other applicable requirements. You represent that, with respect to your applications, you have all the necessary expertise to create and implement safeguards that (1) anticipate dangerous consequences of failures, (2) monitor failures and their consequences, and (3) lessen the likelihood of failures that might cause harm and take appropriate actions. You agree that prior to using or distributing any applications that include TI products, you will thoroughly test such applications and the functionality of such TI products as used in such applications. TI has not conducted any testing other than that specifically described in the published documentation for a particular TI Resource. You are authorized to use, copy and modify any individual TI Resource only in connection with the development of applications that include the TI product(s) identified in such TI Resource. NO OTHER LICENSE, EXPRESS OR IMPLIED, BY ESTOPPEL OR OTHERWISE TO ANY OTHER TI INTELLECTUAL PROPERTY RIGHT, AND NO LICENSE TO ANY TECHNOLOGY OR INTELLECTUAL PROPERTY RIGHT OF TI OR ANY THIRD PARTY IS GRANTED HEREIN, including but not limited to any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information regarding or referencing third-party products or services does not constitute a license to use such products or services, or a warranty or endorsement thereof. Use of TI Resources may require a license from a third party under the patents or other intellectual property of TI. TI RESOURCES ARE PROVIDED "AS IS" AND WITH ALL FAULTS. TI DISCLAIMS ALL OTHER WARRANTIES OR REPRESENTATIONS, EXPRESS OR IMPLIED, REGARDING TI RESOURCES OR USE THEREOF, INCLUDING BUT NOT LIMITED TO ACCURACY OR COMPLETENESS, TITLE, ANY EPIDEMIC FAILURE WARRANTY AND ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, AND NON-INFRINGEMENT OF ANY THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. TI SHALL NOT BE LIABLE FOR AND SHALL NOT DEFEND OR INDEMNIFY YOU AGAINST ANY CLAIM, INCLUDING BUT NOT LIMITED TO ANY INFRINGEMENT CLAIM THAT RELATES TO OR IS BASED ON ANY COMBINATION OF PRODUCTS EVEN IF DESCRIBED IN TI RESOURCES OR OTHERWISE. IN NO EVENT SHALL TI BE LIABLE FOR ANY ACTUAL, DIRECT, SPECIAL, COLLATERAL, INDIRECT, PUNITIVE, INCIDENTAL, CONSEQUENTIAL OR EXEMPLARY DAMAGES IN CONNECTION WITH OR ARISING OUT OF TI RESOURCES OR USE THEREOF, AND REGARDLESS OF WHETHER TI HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES. You agree to fully indemnify TI and its representatives against any damages, costs, losses, and/or liabilities arising out of your non-compliance with the terms and provisions of this Notice. This Notice applies to TI Resources. Additional terms apply to the use and purchase of certain types of materials, TI products and services. These include; without limitation, TI's standard terms for semiconductor products <a href="http://www.ti.com/sc/docs/stdterms.htm">http://www.ti.com/sc/docs/stdterms.htm</a>), evaluation modules, and samples (<a href="http://www.ti.com/sc/docs/sampterms.htm">http://www.ti.com/sc/docs/sampterms.htm</a>). Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2018, Texas Instruments Incorporated