

🕳 Order

Now



LM5150-Q1

ZHCSGU1-SEPTEMBER 2017

# LM5150-Q1 宽输入电压车用低 Iq 升压控制器

Technical

Documents

## **1** 特性

- 符合 AEC-Q100 标准:
  - 器件温度 1 级: -40℃ 至 +125℃ 的环境运行温度范围
  - 器件人体模型 (HBM) 静电放电 (ESD) 分类等级
     2
  - 充电器件模型 (CDM) ESD 分类等级 C4B
- 输出电压 ≥ 5V(65V 绝对最大值)时具有 1.5V 至 42V 的宽输入电压范围
- 低关断电流 (I<sub>Q</sub> ≤ 5µA)
- 低待机电流 (I<sub>Q</sub> ≤ 15µA)
- 四种可编程输出电压选项和两种可选配置
  - 6.8V、7.5V、8.5V 或 10.5V
  - 启停或紧急呼叫配置
- 220kHz 至 2.3MHz 可调开关频率
- 自动唤醒和待机模式转换
- 可选的时钟同步
- 升压状态指示器
- 1.5A 峰值 MOSFET 栅极驱动器
- 可调逐周期电流限制
- 热关断
- 具有可湿性侧面的 16 引脚 WQFN
- 使用 LM5150-Q1 并借助 WEBENCH<sup>®</sup> 电源设计器 创建定制设计

典型应用电路

# 2 应用

- 汽车启停系统
- 汽车紧急呼叫系统

🤊 Tools &

Software

• 电池供电升压转换器

# 3 说明

LM5150-Q1 器件是宽输入范围自动升压控制器。该器件适合用作预升压转换器,在汽车启动期间维持汽车电池的输出电压,或在缺少汽车电池期间维持备用电池的输出电压。

Support &

Community

22

可以通过一个电阻器在 220kHz 与 2.3MHz 之间对 LM5150-Q1 开关频率进行编程。快速开关 (≥ 2.2MHz) 可最大限度地降低调幅频带干扰,并支持实现小解决方 案尺寸和快速瞬态响应。

LM5150-Q1 在输入或输出电压高于预设待机阈值时以低 I<sub>Q</sub> 待机模式运行,并且在输出电压降至预设唤醒阈值以下时自动唤醒。

处于或未处于低 l<sub>Q</sub> 待机模式的器件瞬态,可在轻负载 下延长电池寿命。单个电阻器对目标输出稳定电压以及 配置进行编程。其他 特性 包括低关断电流、升压状态 指示器、可调逐周期电流限制和热关断。

器件信息(1)

| 器件型号      | 封装        | 封装尺寸(标称值)       |
|-----------|-----------|-----------------|
| LM5150-Q1 | WQFN (16) | 4.00mm x 4.00mm |
|           |           |                 |

(1) 如需了解所有可用封装,请参阅数据表末尾的可订购产品附录。



Copyright © 2017, Texas Instruments Incorporated

效率(V<sub>LOAD</sub>= 6.8V,F<sub>SW</sub>= 440kHz)





Texas Instruments

# 目录

| 1 | 特性   |                                    |
|---|------|------------------------------------|
| 2 | 应用   |                                    |
| 3 | 说明   |                                    |
| 4 | 修订   | 历史记录 2                             |
| 5 | Pin  | Configuration and Functions 3      |
| 6 | Spe  | cifications 4                      |
|   | 6.1  | Absolute Maximum Ratings 4         |
|   | 6.2  | ESD Ratings 4                      |
|   | 6.3  | Recommended Operating Conditions 5 |
|   | 6.4  | Thermal Information 5              |
|   | 6.5  | Electrical Characteristics 5       |
|   | 6.6  | Typical Characteristics 8          |
| 7 | Deta | ailed Description 10               |
|   | 7.1  | Overview 10                        |
|   | 7.2  | Functional Block Diagram 11        |
|   | 7.3  | Feature Description 11             |
|   | 7.4  | Device Functional Modes 17         |

| 8  | Appli | cation and Implementation | 21   |
|----|-------|---------------------------|------|
|    | 8.1   | Application Information   | . 21 |
|    | 8.2   | Typical Application       | . 24 |
|    | 8.3   | System Examples           | . 31 |
| 9  | Powe  | er Supply Recommendations | 33   |
| 10 | Layo  | ut                        | 33   |
|    | 10.1  | Layout Guidelines         | . 33 |
|    |       | Layout Example            |      |
| 11 | 器件    | 和文档支持                     | 35   |
|    | 11.1  | 器件支持                      | . 35 |
|    | 11.2  | 接收文档更新通知                  | . 35 |
|    | 11.3  | 社区资源                      | 35   |
|    | 11.4  | 商标                        | 35   |
|    | 11.5  | 静电放电警告                    | . 35 |
|    | 11.6  | Glossary                  | 35   |
| 12 | 机械    | 、封装和可订购信息                 | 36   |

# 4 修订历史记录

| 日期         | 修订版本 | 说明     |
|------------|------|--------|
| 2017 年 9 月 | *    | 初始发行版。 |



# 5 Pin Configuration and Functions



Copyright © 2017, Texas Instruments Incorporated

#### **Pin Functions**

| PIN |        | 1/O <sup>(1)</sup> | DECODIDITION                                                                                                                                                                                                                                                                                                                                                            |  |  |
|-----|--------|--------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| NO. | NAME   | 1/0\''             | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                             |  |  |
| 1   | SYNC   | I                  | External synchronization clock input pin. The internal oscillator is synchronized to an external clock by applying a pulse signal into the SYNC pin in the start-stop configuration. Connect directly to ground if not used or in emergency call configuration. Maximum duty cycle limit can be programmed by controlling the external synchronization clock frequency. |  |  |
| 2   | STATUS | 0                  | Status indicator with an open-drain output stage. Internal pulldown switch holds the pin low when the device is not boosting. The pin can be left floating if not used.                                                                                                                                                                                                 |  |  |
| 3   | EN     | I                  | Enable pin. If EN is below 1 V, the device is in shutdown mode. The pin must be raised above 2 V to enable the device. Connect directly to VOUT pin for an automatic boost.                                                                                                                                                                                             |  |  |
| 4   | VOUT   | I/P                | Boost output voltage-sensing pin and input to VCC regulator. Connect to the output of the boost converter.                                                                                                                                                                                                                                                              |  |  |
| 5   | PVCC   | O/P                | Output of the VCC bias regulator. Decouple locally to PGND using a low-ESR or low-ESL ceramic capacitor located as close to the device as possible.                                                                                                                                                                                                                     |  |  |
| 6   | NC     | _                  | No internal electrical connection. Leave the pin floating or connect directly to ground.                                                                                                                                                                                                                                                                                |  |  |
| 7   | AVCC   | I/P                | Analog VCC supply input. Decouple locally to AGND using 0.1- $\mu$ F low-ESR or low-ESL ceramic capacitor located as close to the device as possible. Connect to the PVCC pin through 10- $\Omega$ resistor.                                                                                                                                                            |  |  |
| 8   | NC     | _                  | No internal electrical connection. Leave the pin floating or connect directly to ground.                                                                                                                                                                                                                                                                                |  |  |
| 9   | LO     | 0                  | N-channel MOSFET gate drive output. Connect to the gate of the N-channel MOSFET through a short, low inductance path.                                                                                                                                                                                                                                                   |  |  |
| 10  | PGND   | G                  | Power ground pin. Connect to the ground connection of the sense resistor through a wide and short path.                                                                                                                                                                                                                                                                 |  |  |
| 11  | AGND   | G                  | Analog ground pin. Connect to the analog ground plane through a wide and short path.                                                                                                                                                                                                                                                                                    |  |  |
| 12  | CS     | I                  | Current sense input pin. Connect to the positive side of the current sense resistor through a short path.                                                                                                                                                                                                                                                               |  |  |
| 13  | COMP   | 0                  | Output of the internal transconductance error amplifier. The loop compensation components must be connected between this pin and AGND.                                                                                                                                                                                                                                  |  |  |
| 14  | RT     | I                  | Switching frequency setting pin. The switching frequency is programmed by a single resistor between RT and AGND.                                                                                                                                                                                                                                                        |  |  |

(1) G = GROUND, I = INPUT, O = OUTPUT, P = POWER

STRUMENTS

**EXAS** 

### **Pin Functions (continued)**

| I   | PIN  |                    | PIN                                                                                                                                                                                                                    |  | DESCRIPTION |
|-----|------|--------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|-------------|
| NO. | NAME | I/O <sup>(1)</sup> | DESCRIPTION                                                                                                                                                                                                            |  |             |
| 15  | VSET | I                  | Configuration selection and VOUT regulation target programming pin. During initial power on, a resistor between the VSET pin and AGND configures the VOUT regulation target and the configuration.                     |  |             |
| 16  | VIN  | I                  | oost input voltage sensing pin. Connect to the input supply of the boost converter.                                                                                                                                    |  |             |
| _   | EP   | _                  | Exposed pad of the package. No internal electrical connection to silicon die. The EP is electrically connected to anchor pads. The EP must be connected to the large ground copper plain to reduce thermal resistance. |  |             |
| _   | AP   | _                  | Anchor pad of the package. No internal electrical connection to silicon die. The AP is electrically connected to the EP. The AP can be left floating or soldered to the ground copper.                                 |  |             |

### 6 Specifications

### 6.1 Absolute Maximum Ratings

Over the recommended operating junction temperature range of -40°C to 150°C (unless otherwise noted)<sup>(1)</sup>

|                  |                                    | MIN  | MAX      | UNIT |
|------------------|------------------------------------|------|----------|------|
|                  | VIN to AGND                        | -0.3 | 65       |      |
| Input            | VOUT to AGND                       | -0.3 | 65       |      |
|                  | EN to AGND                         | -0.3 | 65       |      |
|                  | RT to AGND <sup>(2)</sup>          | -0.3 | AVCC+0.3 |      |
|                  | SYNC to AGND                       | -0.3 | 7        | V    |
|                  | VSET to AGND                       | -0.3 | 7        | V    |
|                  | CS to AGND (DC)                    | -0.3 | AVCC+0.3 |      |
|                  | CS to AGND (40ns transient)        | -1.0 | AVCC+0.3 |      |
|                  | CS to AGND (20ns transient)        | -2.0 | AVCC+0.3 |      |
|                  | PGND to AGND                       | -0.3 | 0.3      |      |
|                  | LO to AGND (DC)                    | -0.3 | PVCC+0.3 |      |
|                  | LO to AGND (40ns transient)        | -1.0 | PVCC+0.3 |      |
|                  | LO to AGND (20ns transient)        | -2.0 | PVCC+0.3 |      |
| Output           | STATUS to AGND <sup>(3)</sup>      | -0.3 | 65       | V    |
|                  | COMP to AGND <sup>(2)</sup>        | -0.3 | AVCC+0.3 |      |
|                  | AVCC to AGND                       | -0.3 | 7        |      |
|                  | PVCC to AVCC                       | -0.3 | 0.3      |      |
| TJ               | JunctionTemperature <sup>(4)</sup> | -40  | 150      | °C   |
| T <sub>stg</sub> | Storage Temperature                | -55  | 150      | °C   |

(1) Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

(2) The pin voltage is clamped by an internal circuit, and is not specified to have an external voltage applied.
(3) STATUS can go below ground during the STATUS low-to-high transition. The negative voltage on STATUS during this transition is clamped by an internal diode and it does not damage the device.

(4) High junction temperatures degrade operating lifetimes. Operating lifetime is de-rated for junction temperatures greater than 125°C.

### 6.2 ESD Ratings

|                    |                         |                           |                                | MIN   | MAX  | UNIT |
|--------------------|-------------------------|---------------------------|--------------------------------|-------|------|------|
|                    |                         | Human body model (HBM), p | er AEC Q100-002 <sup>(1)</sup> | -2000 | 2000 |      |
| V <sub>(ESD)</sub> | Electrostatic discharge | Charged device model      | Corner pins                    | -750  | 750  | V    |
|                    | (CDM), per AEC Q100-011 | Other pins                | -500                           | 500   |      |      |

(1) AEC Q100-002 indicates HBM stressing is done in accordance with the ANSI/ESDA/JEDEC JS-001 specification.



### 6.3 Recommended Operating Conditions

Over the recommended operating junction temperature range of -40°C to 150°C (unless otherwise specified)<sup>(1)</sup>

|                   |                                               | ,   | · , |      |      |
|-------------------|-----------------------------------------------|-----|-----|------|------|
|                   |                                               | MIN | NOM | MAX  | UNIT |
| V <sub>VIN</sub>  | Boost input voltage sense                     | 1.5 |     | 42   | V    |
| V <sub>VOUT</sub> | Boost output voltage sense <sup>(2)</sup>     | 5   |     | 42   | V    |
| V <sub>EN</sub>   | EN input                                      | 0   |     | 42   | V    |
| V <sub>PVCC</sub> | PVCC Voltage <sup>(3)</sup>                   | 4.5 | 5   | 5.5  | V    |
| V <sub>SYNC</sub> | SYNC Input                                    | 0   |     | 5.5  | V    |
| V <sub>CS</sub>   | Current sense Input                           | 0   |     | 0.3  | V    |
| F <sub>SW</sub>   | Typical switching srequency                   | 220 |     | 2300 | kHz  |
| F <sub>SYNC</sub> | Synchronization pulse frequency               | 220 |     | 2300 | kHz  |
| TJ                | Operating junction temperature <sup>(4)</sup> | -40 |     | 150  | °C   |
|                   |                                               |     |     |      |      |

(1) Operating Ratings are conditions under the device is intended to be functional. For specifications and test conditions, see *Electrical* Characteristics.

(2)The device requires minimum 5V at VOUT pin to start up

(3)

 $V_{PVCC}$  should be less than  $V_{VOUT}$  + 0.3 V High junction temperatures degrade operating lifetimes. Operating lifetime is derated for junction temperatures greater than 125°C. (4)

### 6.4 Thermal Information

|                       |                                              | LM5150-Q1  |      |
|-----------------------|----------------------------------------------|------------|------|
|                       | THERMAL METRIC <sup>(1)</sup>                | RUM (WQFN) | UNIT |
|                       |                                              | 16 PINS    |      |
| $R_{\thetaJA}$        | Junction-to-ambient thermal resistance       | 44.4       | °C/W |
| R <sub>0JC(top)</sub> | Junction-to-case (top) thermal resistance    | 33.4       | °C/W |
| $R_{\theta JB}$       | Junction-to-board thermal resistance         | 19.5       | °C/W |
| $\Psi_{\text{JT}}$    | Junction-to-top characterization parameter   | 0.5        | °C/W |
| $\Psi_{JB}$           | Junction-to-board characterization parameter | 19.3       | °C/W |
| R <sub>0JC(bot)</sub> | Junction-to-case (bottom) thermal resistance | 2          | °C/W |

(1) For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report.

### 6.5 Electrical Characteristics

Typical values correspond to T<sub>J</sub> = 25°C. Minimum and maximum limits apply over T<sub>J</sub> = -40°C to 125°C. Unless otherwise stated,  $V_{VOUT} = 6.8 \text{ V}$ ,  $R_T = 9.09 \text{ k}\Omega$ 

|                               | PARAMETER                                                    | TEST CONDITIONS                                                                                                       | MIN  | TYP | MAX  | UNIT |
|-------------------------------|--------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------|------|-----|------|------|
| SUPPLY CURRENT                |                                                              |                                                                                                                       |      |     |      |      |
| I <sub>SHUTDOWN(VOUT)</sub>   | VOUT shutdown current                                        | $V_{VOUT} = 12 V, V_{EN} = 0 V$                                                                                       |      | 5   | 12   | μA   |
| ISTANDBY(VOUT)                | VOUT standby current (PVCC in<br>regulation, STATUS is low)  | $V_{VOUT}$ = 12 V, $V_{EN}$ = 3.3 V, $R_{SET}$ = 90.9 k $\Omega$                                                      |      | 15  | 25   | μA   |
| IWAKEUP(VOUT)                 | VOUT operating current (exclude<br>current into RT resistor) | $V_{VOUT}$ = 10.5 V, $V_{EN}$ = 2.5 V, non-switching, $R_{T}$ = 9.09 $k\Omega$                                        |      | 1.2 | 2.0  | mA   |
| I <sub>SHUTDOWN(VIN)</sub>    | VIN shutdown current                                         | V <sub>VIN</sub> = 12 V, V <sub>EN</sub> = 0 V                                                                        |      | 0.1 | 0.5  | μA   |
| I <sub>STANDBY(VIN)</sub>     | VIN standby current                                          | $V_{\text{VIN}} = 12 \text{ V}, \text{ V}_{\text{EN}} = 3.3 \text{ V}, \text{ R}_{\text{SET}} = 29.4 \text{ k}\Omega$ |      | 0.1 | 0.5  | μA   |
| I <sub>WAKEUP(VIN)</sub>      | VIN operating current                                        | $V_{\text{VIN}}$ = 10.5 V, $V_{\text{EN}}$ = 2.5 V, non-switching, $R_{\text{T}}$ = 9.09 k $\Omega$                   |      | 30  | 45   | μA   |
| VCC REGULATOR                 |                                                              |                                                                                                                       |      |     |      |      |
| V <sub>VCC-REG-NOLOAD</sub>   | PVCC regulation                                              | $V_{VOUT} = 6.0 V$ , No load, wake-up mode                                                                            | 4.75 | 5   | 5.25 | V    |
| V <sub>VCC-REG-FULLLOAD</sub> | PVCC regulation                                              | V <sub>VOUT</sub> = 5.0 V, I <sub>PVCC</sub> = 70 mA                                                                  | 4.5  | 4.8 |      | V    |
| V <sub>VCC-UVLO-RISING</sub>  | AVCC UVLO threshold                                          | AVCC rising                                                                                                           | 4.1  | 4.3 | 4.5  | V    |
| V <sub>VCC-UVLO-FALLING</sub> | AVCC UVLO threshold                                          | AVCC falling                                                                                                          | 3.9  | 4.1 | 4.3  | V    |

Copyright © 2017, Texas Instruments Incorporated



# **Electrical Characteristics (continued)**

Typical values correspond to  $T_J = 25^{\circ}$ C. Minimum and maximum limits apply over  $T_J = -40^{\circ}$ C to 125°C. Unless otherwise stated,  $V_{VOUT} = 6.8 \text{ V}$ ,  $R_T = 9.09 \text{ k}\Omega$ 

|                               | PARAMETER                                                              | TEST CONDITIONS                                                        | MIN   | TYP   | MAX   | UNIT |
|-------------------------------|------------------------------------------------------------------------|------------------------------------------------------------------------|-------|-------|-------|------|
| V <sub>VCC-UVLO-HYS</sub>     | AVCC UVLO hysteresis                                                   |                                                                        |       | 0.2   |       | V    |
| I <sub>VCC-CL</sub>           | PVCC sourcing current limit                                            | V <sub>PVCC</sub> = 0 V, wake-up mode                                  | 75    |       |       | mA   |
| ENABLE                        |                                                                        |                                                                        |       |       |       |      |
| V <sub>EN-RISING</sub>        | Enable threshold                                                       | EN rising                                                              |       | 1.7   | 2     | V    |
| V <sub>EN-FALLING</sub>       | Enable threshold                                                       | EN falling                                                             | 1     | 1.3   |       | V    |
| I <sub>EN</sub>               | EN bias current                                                        | V <sub>EN</sub> = 42 V                                                 |       |       | 100   | nA   |
| 6.8-V SETTING                 |                                                                        | LIN                                                                    |       |       |       |      |
| V <sub>VOUT-REG</sub>         | VOUT regulation target                                                 | $R_{SET} = 29.4 \text{ k}\Omega \text{ or } 90.9 \text{ k}\Omega$      | 6.66  | 6.80  | 6.98  | V    |
| V <sub>VOUT-WAKEUP</sub>      | VOUT wake-up threshold<br>(V <sub>VOUT-REG</sub> +3%)                  | $R_{SET} = 29.4$ kΩ or 90.9 kΩ, VOUT<br>falling                        | 6.83  | 7.00  | 7.14  | V    |
| V <sub>VOUT-STANDBY1</sub>    | VOUT standby threshold<br>(V <sub>VOUT-REG</sub> +6%, EC config)       | $R_{SET} = 90.9 \text{ k}\Omega$ , VOUT rising                         | 7.02  | 7.21  | 7.35  | V    |
| V <sub>VOUT-STATUS-OFF</sub>  | VOUT status off threshold<br>(V <sub>VOUT-REG</sub> +12%, EC config)   | $R_{SET}$ = 90.9 k $\Omega$ , VOUT rising                              | 7.42  | 7.62  | 7.81  | V    |
| V <sub>VOUT</sub> -STANDBY2   | VOUT standby threshold<br>(V <sub>VOUT-REG</sub> +24%, SS config)      | $R_{SET} = 29.4 \text{ k}\Omega$ , VOUT rising                         | 8.22  | 8.43  | 8.60  | V    |
| V <sub>VIN-STANDBY</sub>      | VIN standby threshold<br>(V <sub>VOUT-WAKEUP</sub> + 1.0 V, SS config) | $R_{SET}$ = 29.4 k $\Omega$ , VIN rising                               | 7.82  | 8.00  | 8.19  | V    |
| 7.5-V SETTING                 |                                                                        |                                                                        |       |       |       |      |
| V <sub>VOUT-REG</sub>         | VOUT regulation target                                                 | $R_{SET}$ = 19.1 k $\Omega$ or 71.5 k $\Omega$                         | 7.37  | 7.50  | 7.67  | V    |
| V <sub>VOUT-WAKEUP</sub>      | VOUT wake-up threshold<br>(V <sub>VOUT-REG</sub> +3%)                  | $R_{SET}$ = 19.1 k $\Omega$ or 71.5 k $\Omega$ , VOUT falling          | 7.52  | 7.73  | 7.88  | V    |
| V <sub>VOUT-STANDBY1</sub>    | VOUT standby threshold<br>(V <sub>VOUT-REG</sub> +6%, EC config)       | $R_{SET}$ = 71.5 k $\Omega$ , VOUT rising                              | 7.74  | 7.95  | 8.11  | V    |
| V <sub>VOUT-STATUS-OFF</sub>  | VOUT status off threshold<br>(V <sub>VOUT-REG</sub> +12%, EC config)   | $R_{SET}$ = 71.5 k $\Omega$ , VOUT rising                              | 8.19  | 8.40  | 8.61  | V    |
| V <sub>VOUT-STANDBY2</sub>    | VOUT standby threshold<br>(V <sub>VOUT-REG</sub> +24%, SS config)      | $R_{SET}$ = 19.1 k $\Omega$ , VOUT rising                              | 9.07  | 9.30  | 9.46  | V    |
| V <sub>VIN-STANDBY</sub>      | VIN standby threshold<br>(V <sub>VOUT-WAKEUP</sub> + 1.0 V, SS config) | $R_{SET}$ = 19.1 k $\Omega$ , VIN rising                               | 8.50  | 8.73  | 8.93  | V    |
| 8.5-V SETTING                 |                                                                        |                                                                        |       |       |       |      |
| V <sub>VOUT-REG</sub>         | VOUT regulation target                                                 | $R_{SET}$ = 9.53 k $\Omega$ or 54.9 k $\Omega$                         | 8.37  | 8.50  | 8.69  | V    |
| V <sub>VOUT-WAKEUP</sub>      | VOUT wake-up threshold<br>(V <sub>VOUT-REG</sub> +3%)                  | $R_{SET}$ = 9.53 k $\Omega$ or 54.9 k $\Omega$ , VOUT falling          | 8.52  | 8.76  | 8.93  | V    |
| V <sub>VOUT-STANDBY1</sub>    | VOUT standby threshold<br>(V <sub>VOUT-REG</sub> +6%, EC config)       | $R_{SET} = 54.9 \text{ k}\Omega$ , VOUT rising                         | 8.78  | 9.01  | 9.19  | V    |
| V <sub>VOUT</sub> -STATUS-OFF | VOUT status off threshold<br>(V <sub>VOUT-REG</sub> +12%, EC config)   | $R_{SET} = 54.9 \text{ k}\Omega$ , VOUT rising                         | 9.28  | 9.52  | 9.75  | V    |
| V <sub>VOUT-STANDBY2</sub>    | VOUT standby threshold<br>(V <sub>VOUT-REG</sub> +24%, SS config)      | $R_{SET} = 9.53 \text{ k}\Omega$ , VOUT rising                         | 10.29 | 10.54 | 10.72 | V    |
| V <sub>VIN-STANDBY</sub>      | VIN standby threshold<br>(V <sub>VOUT-WAKEUP</sub> + 1.0 V, SS config) | $R_{SET}$ = 9.53 k $\Omega$ , VIN rising                               | 9.50  | 9.76  | 9.98  | V    |
| 10.5-V SETTING                |                                                                        |                                                                        |       |       |       |      |
| V <sub>VOUT-REG</sub>         | VOUT regulation target                                                 | $R_{SET} = GND \text{ or } 41.2 \text{ k}\Omega$                       | 10.31 | 10.50 | 10.75 | V    |
| V <sub>VOUT-WAKEUP</sub>      | VOUT wake-up threshold<br>(V <sub>VOUT-REG</sub> +3%)                  | $R_{SET} = GND \text{ or } 41.2 \text{ k}\Omega, \text{ VOUT falling}$ | 10.53 | 10.82 | 11.02 | V    |
| V <sub>VOUT-STANDBY1</sub>    | VOUT standby threshold<br>(V <sub>VOUT-REG</sub> +6%, EC config)       | $R_{SET} = 41.2 \text{ k}\Omega$ , VOUT rising                         | 10.84 | 11.13 | 11.33 | V    |



## **Electrical Characteristics (continued)**

Typical values correspond to  $T_J = 25^{\circ}$ C. Minimum and maximum limits apply over  $T_J = -40^{\circ}$ C to 125°C. Unless otherwise stated,  $V_{VOUT} = 6.8 \text{ V}$ ,  $R_T = 9.09 \text{ k}\Omega$ 

|                              | PARAMETER                                                              | TEST CONDITIONS                                                                                                            | MIN   | TYP   | MAX   | UNIT |
|------------------------------|------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------|-------|-------|-------|------|
| V <sub>VOUT-STATUS-OFF</sub> | VOUT status off threshold<br>(V <sub>VOUT-REG</sub> +12%, EC config)   | $R_{SET} = 41.2 \text{ k}\Omega$ , VOUT rising                                                                             | 11.46 | 11.76 | 12.04 | V    |
| V <sub>VOUT-STANDBY2</sub>   | VOUT standby threshold<br>(V <sub>VOUT-REG</sub> +24%, SS config)      | R <sub>SET</sub> = GND, VOUT rising                                                                                        | 12.70 | 13.02 | 13.24 | V    |
| V <sub>VIN-STANDBY</sub>     | VIN standby threshold<br>(V <sub>VOUT-WAKEUP</sub> + 1.0 V, SS config) | R <sub>SET</sub> = GND, VIN rising                                                                                         | 11.47 | 11.82 | 12.11 | V    |
| RT                           |                                                                        |                                                                                                                            |       |       |       |      |
| V <sub>RT-REG</sub>          | RT regulation voltage                                                  |                                                                                                                            |       | 1.2   |       | V    |
| CLOCK SYNCHRONI              | ZATION                                                                 |                                                                                                                            |       |       |       |      |
| V <sub>SYNC-RISING</sub>     | SYNC rising threshold                                                  |                                                                                                                            |       | 2.0   | 2.4   | V    |
| V <sub>SYNC-FALLING</sub>    | SYNC falling threshold                                                 |                                                                                                                            | 0.4   | 1.5   |       | V    |
| PULSE WIDTH MODU             | JLATION AND OSCILLATOR                                                 |                                                                                                                            |       |       |       |      |
| F <sub>SW1</sub>             | Switching frequency                                                    | R <sub>T</sub> = 93.1 kΩ                                                                                                   | 204   | 239   | 270   | kHz  |
| F <sub>SW2</sub>             | Switching frequency                                                    | R <sub>T</sub> = 9.09 kΩ                                                                                                   | 2100  | 2300  | 2500  | kHz  |
| F <sub>SW3</sub>             | Switching frequency                                                    | R <sub>T</sub> = 9.09 kΩ,<br>F <sub>SYNC</sub> = 2.0 MHz                                                                   |       | 2000  |       | kHz  |
| T <sub>ON-MIN</sub>          | Forced minimum on-time                                                 | SS config, V <sub>COMP</sub> = 0 V                                                                                         | 30    | 50    | 70    | ns   |
|                              | Minimum dutu suda limit (EQ confin)                                    | $ \begin{array}{l} {{R_{T}} = 9.09\;k\Omega ,\;V_{VIN} = 1.5\;V,\;V_{VOUT} = } \\ {6.8\;V,\;V_{COMP} = 0\;V} \end{array} $ |       | 60    |       | %    |
| D <sub>MIN</sub>             | Minimum duty cycle limit (EC config)                                   | $R_{T}$ = 93.1 kΩ, V <sub>VIN</sub> = 8.4 V, V <sub>VOUT</sub> = 10.5 V, V <sub>COMP</sub> = 0 V                           |       | 16    |       | %    |
| D                            | Movinum duty ovela limit                                               | SS config, $R_T = 9.09 \text{ k}\Omega$                                                                                    | 83    | 87    | 91.5  | %    |
| D <sub>MAX</sub>             | Maximum duty cycle limit                                               | EC config, $R_T = 93.1 \text{ k}\Omega$                                                                                    | 83    | 87    | 91.5  | %    |
| CURRENT SENSE                |                                                                        |                                                                                                                            |       |       |       |      |
|                              |                                                                        | $V_{VIN}$ = 5.1 V, $V_{VOUT}$ = 6.8 V at 25% DC                                                                            | 102   | 120   | 138   | mV   |
| V <sub>CSTH</sub>            | Current limit threshold (CS-AGND) <sup>(1)</sup>                       | $V_{VIN}$ = 3.4 V, $V_{VOUT}$ = 6.8 V at 50% DC                                                                            | 102   | 120   | 138   | mV   |
|                              |                                                                        | $V_{VIN}$ = 1.7 V, $V_{VOUT}$ = 6.8 V at 75% DC                                                                            | 102   | 120   | 138   | mV   |
| ERROR AMPLIFIER              |                                                                        |                                                                                                                            |       |       |       |      |
| Gm                           | Transconductance                                                       |                                                                                                                            |       | 2     |       | mA/V |
|                              | COMP souring current                                                   | $V_{COMP} = 0 V$                                                                                                           | 312   |       |       | μA   |
|                              | COMP sinking current                                                   | $V_{COMP} = 1.5 V$                                                                                                         | 120   |       |       | μA   |
|                              | COMP clamp voltage                                                     |                                                                                                                            | 2.4   | 2.6   |       | V    |
|                              | COMP to PWM offset                                                     |                                                                                                                            |       | 0.3   |       | V    |
| STATUS                       |                                                                        |                                                                                                                            |       |       |       |      |
|                              | Low-state voltage drop                                                 | 1-mA sinking                                                                                                               |       | 0.1   |       | V    |
|                              | STATUS rise to LO delay                                                | 5-kΩ pullup to 5 V                                                                                                         | 4     | 5     | 6     | μs   |
| MOSFET DRIVER                |                                                                        |                                                                                                                            |       |       |       |      |
|                              | High-state voltage drop                                                | 50-mA sinking                                                                                                              |       | 0.075 |       | V    |
|                              | Low-state voltage drop                                                 | 50-mA sourcing                                                                                                             |       | 0.055 |       | V    |
| THERMAL SHUTDOW              |                                                                        |                                                                                                                            | •     |       |       |      |
|                              | Thermal shutdown threshold                                             | Temperature rising                                                                                                         |       | 175   |       | °C   |
|                              | Thermal shutdown hysteresis                                            |                                                                                                                            |       | 15    |       | °C   |

(1)  $V_{CL}$  at the current limit comparator input is 10 x  $V_{CSTH}$ 

LM5150-Q1 ZHCSGU1-SEPTEMBER 2017



www.ti.com.cn

### 6.6 Typical Characteristics





# Typical Characteristics (接下页)





## 7 Detailed Description

### 7.1 Overview

The LM5150-Q1 device is a wide input range automotive boost controller designed for automotive start-stop or emergency-call applications. The device can maintain the output voltage from a vehicle battery during automotive cranking or from a back-up battery during the loss of vehicle battery. The wide input range of the device covers automotive load dump transient. The control method is based upon peak current mode control.

To extend the battery life time, the LM5150-Q1 features a low  $I_Q$  standby mode with automatic wake-up and standby control. The device stays in the low  $I_Q$  standby mode when the boost operation is not required, and automatically enters the wake-up mode when the output voltage drops below the preset wake-up threshold. High value feedback resistors are included inside the device to minimize leakage current in the low  $I_Q$  standby mode.

The LM5150-Q1 operates in one of two selectable configurations when waking up. In Start-Stop configuration (SS configuration), the device runs at a fixed switching frequency without any pulse skipping until entering into the standby mode, which helps to have a fixed EMI spectrum. In Emergency-Call configuration (EC configuration), the device will skip pulses as it automatically alternates between low  $I_Q$  standby mode and wake-up mode to extend the battery life in light load conditions.

The LM5150-Q1 switching frequency is programmable from 220 kHz to 2.3 MHz. Fast switching ( $\geq$  2.2-MHz) minimizes AM band interference and allows for a small solution size and fast transient response. A single resistor at the VSET pin programs the target output regulation voltage as well as the configuration. This eliminates the need for an external feedback resistor divider which enables low I<sub>Q</sub> operation. The device also features clock synchronization in the SS configuration, low quiescent current in shutdown mode, a boost status indicator, adjustable cycle-by-cycle current will limit, and thermal shutdown protection.



### 7.2 Functional Block Diagram



### 7.3 Feature Description

### 7.3.1 Enable (EN Pin)

When the EN pin voltage is less than 1 V, the LM5150-Q1 is in shutdown mode with all other functions disabled. To turn on the internal VCC regulator and begin start-up sequence, the EN pin voltage must be greater than 2 V. If the EN pin is controlled by user input, it is recommended to supply a voltage greater than 3 V at the EN pin. If the EN pin is not controlled by user input, connect the EN pin to the VOUT pin directly. See *Device Functional Modes* for more detailed information.

### 7.3.2 High Voltage VCC Regulator (PVCC, AVCC Pin)

The LM5150-Q1 contains an internal high voltage VCC regulator. The VCC regulator turns on when the EN pin voltage is greater than 2 V. The VCC regulator is sourced from the VOUT pin and provides 5 V (typical) bias supply for the N-channel MOSFET driver and other internal circuits.

The VCC regulator sources current into the capacitor connected to the PVCC pin with a minimum of 75-mA capability when the LM5150-Q1 is in the wake-up mode and during the device configuration period. The maximum sourcing capability is decreased to 17 mA in standby mode. The recommended PVCC capacitor is 4.7  $\mu$ F to 10  $\mu$ F. In normal operation, the PVCC pin voltage is either 5 V or V<sub>VOUT</sub> + 0.3 V, whichever is lower.

The AVCC pin is the analog bias supply input of the LM5150-Q1. The recommended AVCC capacitor is  $0.1-\mu$ F. Connect to the PVCC pin through  $10-\Omega$  resistor.

### Feature Description (接下页)

### 7.3.3 Power-On Voltage Selection (VSET Pin)

During initial power on, the VOUT regulation target and the configuration are configured by a resistor connected between the VSET and the AGND pins. The configuration starts when the EN pin voltage is greater than 2 V and the AVCC voltage crosses the AVCC UVLO threshold, and requires typically 50 µs to finish. To reset and reconfigure, EN should be toggled below 1 V or AVCC/VOUT must be fully discharged.



图 9. Power-On Voltage Selection

The VOUT regulation target can be programmed to 6.8 V, 7.5 V, 8.5 V, or 10.5 V with the appropriate resistor with 5% tolerance. The configuration can be selected as either SS or EC configuration. The LM5150-Q1 will not switch during the 50-µs configuration time.

#### 表 1. VSET Resistors<sup>(1)</sup>

| CONFIGURATION          |       | EMERGE | NCY-CALL |        | START-STOP |       |       |        |  |
|------------------------|-------|--------|----------|--------|------------|-------|-------|--------|--|
| VOUT regulation target | 6.8 V | 7.5 V  | 8.5 V    | 10.5 V | 6.8 V      | 7.5 V | 8.5 V | 10.5 V |  |
| R <sub>SET</sub> [Ω]   | 90.9k | 71.5k  | 54.9k    | 41.2k  | 29.4k      | 19.1k | 9.53k | Ground |  |

(1) If other output regulation targets are required, contact the sales office/distributors for availability.

### 7.3.4 Switching Frequency (RT Pin)

The switching frequency of the LM5150-Q1 is set by a single RT resistor connected between the RT and the AGND pins. The resistor value to set the switching frequency ( $F_{SW}$ ) is calculated using  $\Delta \pm 1$ .

$$R_{T} = \frac{2.233 \times 10^{10}}{F_{SW}_{RT}(TYPICAL)} - 619 \,\Omega$$

(1)

The RT pin is regulated to 1.2 V by the internal RT regulator during wake-up.

### 7.3.5 Clock Synchronization (SYNC Pin in SS Configuration)

In SS configuration, the switching frequency of the LM5150-Q1 can be synchronized to an external clock by directly applying a pulse signal to the SYNC pin. The internal clock of the LM5150-Q1 is synchronized at the rising edge of the external clock. The device ignores the rising edge input during forced off-time.

The external synchronization pulse must be greater than the 2.4 V in the high logic state and must be less than 0.4 V in the low logic state. The duty cycle of the external synchronization pulse is not limited, but the minimum pulse width should be greater than 100 ns. Because the maximum duty cycle limit and the peak current limit threshold are affected by synchronizing the switching frequency to an external synchronization pulse, take extra care when using the clock synchronization function. See the *Maximum Duty Cycle Limit, Minimum Input Supply Voltage* and *Current Limit (CS Pin)* section for more detailed information.



0.

(2)

If the boost converter's minimum input supply voltage is greater than  $\frac{1}{4}$  of the VOUT regulation target (V<sub>VOUT-REG</sub>), the frequency of the external synchronization pulse (F<sub>SYNC</sub>) should be within +15% and -15% of the typical free-running switching frequency (F<sub>SW(TYPICAL)</sub>)

$$0.85 \times F_{SW RT(TYPICAL)} \le F_{SYNC} \le 1.15 \times F_{SW RT(TYPICAL)}$$

In this range, a maximum 1:4 (V<sub>SUPPLY</sub>:V<sub>LOAD</sub>) step-up ratio is allowed.

A higher step-up ratio can be achieved by supplying a lower frequency synchronization pulse. 1:5 step-up ratio can be achieved by selecting  $F_{SYNC}$  within -25% and -15% of the  $F_{SW}$  RT(TYPICAL).

$$75 \times F_{SW_{RT(TYPICAL)}} \le F_{SYNC} \le 0.85 \times F_{SW_{RT(TYPICAL)}}$$
(3)

In this range, a maximum 1:5 (V<sub>SUPPLY</sub>:V<sub>LOAD</sub>) step-up ratio is allowed.

### 7.3.6 Current Sense, Slope Compensation, and PWM (CS Pin)

The LM5150-Q1 features low-side current sense amplifier with a gain of 10, and provides an internal slope compensation ramp to prevent sub-harmonic oscillation at high duty cycle. The device generates the slope compensation ramp using a sawtooth current source with a slope of 30  $\mu$ A × F<sub>SW</sub> (typical). This current flows through an internal 2-k $\Omega$  resistor and out of the CS pin. The slope compensation ramp is determined by the RT resistor and is 60 mV × F<sub>SW</sub> (typical) at the input of the current sense amplifier and 600 mV × F<sub>SW</sub> (typical) at the output of the current sense amplifier. The slope compensation ramp can be increased by adding an external slope resistor (R<sub>SL</sub>) between the sense resistor (R<sub>S</sub>) and the CS pin, but take extra care when using the R<sub>SL</sub>, because the peak current limit is affected by adding R<sub>SL</sub>. See *Current Limit (CS Pin)* for more detailed information.



Copyright © 2017, Texas Instruments Incorporated

图 10. Current Sensing and Slope Compensation

According to peak current mode control theory, the slope of the compensation ramp must be greater than half of the sensed inductor current falling slope to prevent sub-harmonic oscillation at high duty cycle. Therefore, the minimum amount of slope compensation should satisfy the following inequality.

$$0.5 \times \frac{(V_{LOAD} + V_F) - V_{SUPPLY}}{L_M} \times R_S \times Margin < 30 \mu A \times (2k\Omega + R_{SL}) \times F_{SW}$$
(4)

 $V_{\text{F}}$  is a forward voltage drop of D1, the external diode. 1.2 is recommended as a margin to cover non-ideal factors.

If required, R<sub>SL</sub> can be added to increase the slope of the compensation ramp from half to 82% of the slope of the sensed inductor current during the falling slope. The typical R<sub>SL</sub> value is calculated using  $\Delta \pm$  5. The maximum R<sub>SL</sub> value is 1 k $\Omega$ 

$$0.82 \times \frac{(V_{LOAD} + V_F) - V_{SUPPLY}}{L_M} \times R_S = 30 \mu A \times (2k\Omega + R_{SL}) \times F_{SW}$$
(5)

The PWM comparator in 8 10 compares the sum of sensed inductor current, slope compensation ramp and a 0.3-V (typical) internal COMP-to-PWM offset with the COMP pin voltage (V<sub>COMP</sub>), and terminates the present cycle if the sum is greater than  $V_{COMP}$ .

### 7.3.7 Current Limit (CS Pin)

The LM5150-Q1 features cycle-by-cycle peak current limit without sub-harmonic oscillation at high duty cycle. If the sum of the sensed inductor current and the slope compensation ramp exceeds the current limit threshold at the current limit comparator input (V<sub>CL</sub>), the current limit comparator immediately terminates the present cycle. To minimize the peak current limit variation due to changes in either the supply voltage or the output voltage, the device features a variable current limit threshold which is calculated using 公式 6.

$$V_{CL} = 1.2 + 0.6 \times \frac{(V_{VOUT} - V_{VIN})}{V_{VOUT-REG}} [V]$$
(6)

Cycle-by-cycle peak inductor current limit (I<sub>PEAK-CL</sub>) in steady state calculated as follows:

$$I_{PEAK-CL} = \frac{V_{CL} - 10 \times 30 \mu A \times (2k\Omega + R_{SL}) \times \frac{F_{SW}RT}{F_{SYNC}} \times D}{10 \times R_{S}}$$
(7)

$$D = 1 - \frac{V_{SUPPLY}}{V_{LOAD} + V_{F}}$$
(8)

F<sub>SYNC</sub> is included in the equation because the peak amplitude of the slope compensation varies with the frequency of the external synchronization clock. Substitute F<sub>SW RT</sub> for F<sub>SYNC</sub> if clock synchronization is not used.

Boost converters have a natural pass-through path from the supply to the load through the high-side power diode (D1). Due to this path, boost converters cannot provide current limit protection when the output voltage is close to or less than the input supply voltage.

A small external RC filter (R<sub>F</sub>, C<sub>F</sub>) at the CS pin is required to overcome the leading edge spike of the current sense signal. Select an R<sub>F</sub> value which is greater than 30  $\Omega$  and a C<sub>F</sub> value which is greater than 1 nF. Due to the effect of the filter, the peak current limit is not valid when the on-time is less than  $2 \times R_F \times C_F$ .

### 7.3.8 Feedback and Error Amplifier (COMP Pin)

The LM5150-Q1 includes internal feedback resistors which are set based on the VSET pin resistor selection. These feedback resistors are disconnected from the VOUT pin in the standby mode to minimize quiescent current. The feedback resistor divider is connected to an internal transconductance error amplifier which features high output resistance ( $R_0 = 10 \text{ M}\Omega$ ) and wide bandwidth (BW = 3 MHz). The internal transconductance error amplifier sources current which is proportional to the difference between the feedback resistor divider voltage and the internal reference. The output of the error amplifier is connected to the COMP pin, allowing the use of a Type 2 loop compensation network.

R<sub>COMP</sub>, C<sub>COMP</sub> and optional C<sub>HF</sub> loop compensation components configure the error amplifier gain and phase characteristics to achieve a stable loop response. This compensation network creates a pole at very low frequency (F<sub>DP</sub>), a mid-band zero (F<sub>Z EA</sub>) and a high frequency pole (F<sub>P EA</sub>). See Loop Compensation Component Selection and Maximum ESR for more detailed information.

### 7.3.9 Automatic Wake-Up and Standby

The LM5150-Q1 wakes up when V<sub>VOUT</sub> drops below the VOUT wake-up threshold. The device goes into standby when V<sub>VOUT</sub> rises above the VOUT standby threshold in EC or SS configuration or when V<sub>VIN</sub> rises above the VIN standby threshold in SS configuration. The VOUT wake-up threshold is typically 3% higher than the VOUT regulation target. The STATUS output is released in 3  $\mu$ s (with 50-k $\Omega$  pullup resistor to 5 V) after the wake-up event. The LO driver is enabled 6 µs after the STATUS output starts rising.



www.ti.com.cn





图 11. Automatic Wake-Up and Standby Control

In SS configuration, the VOUT standby threshold is typically 24% higher than the VOUT regulation target. The VIN standby threshold is typically 1 V higher than the VOUT wake-up threshold in SS configuration. To prevent chatter, the forward voltage drop of diode D1 must be less than 0.95 V. See 🛿 15.



图 12. Automatic Wake-Up and Standby Operation in the SS Configuration (With Fast V<sub>SUPPLY</sub> Fall and Slow Switching)

LM5150-Q1 ZHCSGU1-SEPTEMBER 2017 STRUMENTS

EXAS



图 13. Automatic Wake-Up and Standby Operation in the SS Configuration (With Slow V<sub>SUPPLY</sub> Fall and Fast Switching)

In EC configuration, the VOUT standby threshold is typically 6% higher than the VOUT regulation target. Because of the minimum duty cycle limit (see *Emergency-Call Configuration (EC Configuration)*), the LM5150-Q1 alternates between the wake-up and the low  $I_Q$  standby modes at medium or light load. See  $\boxtimes$  16.



图 14. Automatic Wake-Up and Standby Operation in EC Configuration

To minimize output undershoot when waking up, the LM5150-Q1 boosts the VOUT regulation target during the first 128 cycles after the wake-up event. The regulation target becomes 3% higher than the original regulation target for 64 cycles, 2% higher for the next 32 cycles and 1% higher for the final 32 cycles. The VOUT pin voltage may rise up above the VOUT standby threshold even if switching stops at the VOUT standby threshold because the energy stored in the inductor transfers to the output capacitor when switching stops. See *Device Functional Modes* for more information about the automatic wake-up and standby operation.



### 7.3.10 Boost Status Indicator (STATUS Pin)

STATUS is an open-drain output and requires a pullup resistor between 5 k $\Omega$  and 100 k $\Omega$ . The pin is pulled up after V<sub>VOUT</sub> falls below the VOUT wake-up threshold, and is toggled to a low logic state when V<sub>VIN</sub> rises above the VIN standby threshold in SS configuration or when V<sub>VOUT</sub> rises above the VOUT status off-threshold in EC configuration. The pin is also pulled to ground when EN < 1 V and VOUT is greater than about 2 V, when AVCC < V<sub>VCC-UVLO-FALLING</sub> or during thermal shutdown.

### 7.3.11 Maximum Duty Cycle Limit, Minimum Input Supply Voltage

When designing a boost converter, the maximum duty cycle should be reviewed at the minimum supply voltage. The minimum input supply voltage which can achieve the target output voltage is estimated from  $\Delta \pm 9$ .

$$V_{\text{SUPPLY}(\text{MIN})} \approx (V_{\text{VOUT}-\text{REG}} + V_{\text{F}}) \times (1 - D_{\text{MAX}}) \times \frac{F_{\text{SYNC}}}{F_{\text{SW}_{\text{RT}}}} + I_{\text{SUPPLY}(\text{MAX})} \times R_{\text{DCR}} + I_{\text{SUPPLY}(\text{MAX})} \times (R_{\text{DS}(\text{ON})} + R_{\text{S}}) \times D_{\text{MAX}}$$
(9)

 $I_{SUPPLY(MAX)}$  is the maximum input current.  $R_{DCR}$  is the DC resistance of the inductor.  $R_{DS(ON)}$  is the on-resistance of the MOSFET. Substitute  $F_{SW_{RT}}$  for  $F_{SYNC}$  if the clock synchronization is not used. The minimum input supply voltage can be decreased by supplying  $F_{SYNC}$  which is less than  $F_{SW_{RT}}$ .

This maximum duty cycle limit ( $D_{MAX}$ ) is 87% (typical), but may fall down below 80% if the external synchronization clock frequency is higher than 0.85 ×  $F_{SW}$  (TYPICAL). Select an  $F_{SYNC}$  which is within –25% and –15% of the  $F_{SW}$  (TYPICAL) if 1:5 step-up ratio is required with clock synchronization. The minimum input supply voltage can be further decreased by supplying a lower frequency external synchronization clock. See *Clock Synchronization* (SYNC Pin in SS Configuration) for more information.

### 7.3.12 MOSFET Driver (LO Pin)

The LM5150-Q1 provides an N-channel MOSFET driver which can source or sink a peak current of 1.5 A. The driver is powered by the 5-V VCC regulator and is enabled when the EN pin voltage is greater than 2 V and the AVCC pin voltage is greater than the AVCC UVLO threshold.

### 7.3.13 Thermal Shutdown

Internal thermal shutdown is provided to protect the LM5150-Q1 if the junction temperature exceeds 175°C (typical). When thermal shutdown is activated, the device is forced into a low power thermal shutdown state with the MOSFET driver and the VCC regulator disabled. After the junction temperature is reduced (typical hysteresis is 15°C), the device is re-enabled.

### 7.4 Device Functional Modes

### 7.4.1 Shutdown Mode

If the EN pin voltage is below 1 V, the LM5150-Q1 is in shutdown mode with all functions disabled except EN. In shutdown mode, the device reduces the VOUT pin current consumption to below 5.25  $\mu$ A (typical) and the STATUS pin is pulled to ground. The device can be enabled by raising the EN pin above 2 V and operates in either the standby mode or the wake-up mode if V<sub>AVCC</sub> is greater than the AVCC UVLO threshold.

| STATUS   | SYNC     | RT       | COMP     | EN      | VOUT                  | PVCC/AVCC | LO       | CS       | VIN                     | VSET     |
|----------|----------|----------|----------|---------|-----------------------|-----------|----------|----------|-------------------------|----------|
| Grounded | Disabled | Disabled | Disabled | Enabled | I <sub>Q</sub> ≤ 5 μA | Disabled  | Grounded | Disabled | l <sub>Q</sub> ≈ 0.1 μA | Disabled |

#### 表 2. State of Each Pin in Shutdown Mode

### 7.4.2 Standby Mode

If VOUT is greater than the VOUT standby threshold or VIN is greater than the VIN standby threshold in the SS mode, the LM5150-Q1 enters into standby mode.

In standby mode, most functions are disabled, including the thermal shutdown, to minimize the current consumption. The VOUT wake-up monitor is enabled in standby mode to allow wake-up if the VOUT voltage drops below the VOUT wake-up threshold. The VCC regulator reduces the sourcing capability to 17 mA in standby mode and the AVCC UVLO comparator is disabled.

The VOUT standby threshold fulfills effectively the overvoltage protection (OVP) function.

**NSTRUMENTS** 

FXAS

| STATUS                  | SYNC     | RT       | COMP     | EN      | VOUT                                                       | PVCC/AVCC                                          | LO       | CS       | VIN                     | VSET     |  |  |  |
|-------------------------|----------|----------|----------|---------|------------------------------------------------------------|----------------------------------------------------|----------|----------|-------------------------|----------|--|--|--|
| Released or<br>Grounded | Disabled | Disabled | Disabled | Enabled | l <sub>Q</sub> ≤ 15 μA. VOUT<br>wake-up monitor<br>enabled | Enabled I <sub>PVCC</sub><br>capability ≈ 17<br>mA | Grounded | Disabled | I <sub>Q</sub> ≈ 0.1 μA | Disabled |  |  |  |

表 3. State of Each Pin in Standby Mode

### 7.4.3 Wake-Up Mode

The LM5150-Q1 wakes up from standby mode if VOUT drops below the VOUT wake-up threshold. There are two configurations when the device wakes up. One is start-stop configuration (SS configuration) and the other is emergency-call configuration (EC configuration). The configuration is selectable by the VSET resistor (see 表 1).

### 7.4.3.1 Start-Stop Configuration (SS Configuration)



图 15. Typical Start-Stop Application

The LM5150-Q1 runs at fixed switching frequency without any pulse skipping in SS configuration. The device turns on the LO driver every cycle with  $T_{ON-MIN}$  until entering into standby mode, which helps to prevent EMI spectrum shifts. Because the MOSFET turns on every cycle, the boost converter output may be above the regulation target if the required on-time is less than the  $T_{ON-MIN}$  when the boost supply voltage is close to the VOUT regulation target or the load current is very small. The output voltage will rise above the VOUT regulation target if the one of the inequalities below is true.

$$\frac{D \times \frac{1}{F_{SW}} < T_{ON-MIN}}{(V_{SUPPLY} \times T_{ON-MIN})^{2}} \times \frac{F_{SW}}{(V_{LOAD} + V_{F} - V_{SUPPLY})} > I_{LOAD}$$
(10)  
(11)

In SS configuration, the LM5150-Q1 enters into the standby mode if VOUT is greater than the VOUT standby threshold—which is 24% higher than the VOUT regulation target—or if VIN is greater than the VIN standby threshold.



### 7.4.3.2 Emergency-Call Configuration (EC Configuration)



Copyright © 2017, Texas Instruments Incorporated

#### 图 16. Typical Emergency Call Application

The EC configuration achieves high efficiency at light/medium load by alternating between the wake-up and the low I<sub>Q</sub> standby modes. In EC configuration, the LM5150-Q1 limits the minimum duty cycle programmed by V<sub>VOUT</sub> and V<sub>VIN</sub>. The minimum duty cycle limit is calculated using  $\Delta \pm$  12.

$$D_{MIN} = 0.75 \times \left(1 - \frac{V_{VIN}}{V_{VOUT-REG}}\right)$$
(12)

Due to this minimum duty cycle limit, the boost converter sources more current than required when the load current is relatively small. As a result, the output voltage increases and eventually crosses the VOUT standby threshold which is typically 6% higher than the VOUT regulation target. The LM5150-Q1 then goes into the low  $I_Q$  standby mode. The LM5150-Q1 wakes up when VOUT drops below the VOUT wake-up threshold which is typically 3% higher than the VOUT regulation target. The device alternates between these two modes when the inequality below is true.

$$\frac{\left(V_{SUPPLY} \times \frac{D_{MIN}}{F_{SW}}\right)^{2}}{2 \times L_{M}} \times \frac{F_{SW}}{(V_{LOAD} + V_{F} - V_{SUPPLY})} > I_{LOAD}$$
(13)

Assuming  $V_{LOAD} = V_{VOUT} = V_{VOUT-REG}$  and  $V_{SUPPLY} = V_{VIN}$ , the skip cycle operation starts when the inequality below is true.

$$\left(\frac{V_{\text{SUPPLY}} \times 0.75 \times \left(\frac{V_{\text{LOAD}} - V_{\text{SUPPLY}}}{V_{\text{LOAD}}}\right)\right)^{2}}{2 \times L_{\text{M}} \times F_{\text{SW}} \times \left(V_{\text{LOAD}} + V_{\text{F}} - V_{\text{SUPPLY}}\right)} > I_{\text{LOAD}}$$
(14)

In EC configuration, the LM5150-Q1 doesn't generate any pulse if  $V_{COMP}$  is less than the 0.3 V and the required minimum duty cycle limit is zero.

If the peak current limit is triggered before reaching the minimum duty cycle, the device terminates the LO driver output immediately.

版权 © 2017, Texas Instruments Incorporated



If VOUT is greater than the VOUT status-off threshold (typically 12% higher than the VOUT regulation target), the LM5150-Q1 pulls the STATUS pin low.

In EC configuration, light load efficiency is proportional with the inductor current ripple ratio.

| STATUS       | SYNC                                  | RT      | COMP    | EN      | VOUT                                                                                                    | PVCC/AVCC                                     | LO  | CS      | VIN                                                                                       | VSET     |
|--------------|---------------------------------------|---------|---------|---------|---------------------------------------------------------------------------------------------------------|-----------------------------------------------|-----|---------|-------------------------------------------------------------------------------------------|----------|
| Release<br>d | Enabled in<br>SS<br>configuratio<br>n | Enabled | Enabled | Enabled | VOUT standby<br>monitor is<br>enabled. VOUT<br>status-off monitor<br>is enabled in EC<br>configuration. | Enabled $I_{PVCC}$ capability $\approx$ 75 mA | PWM | Enabled | I <sub>Q</sub> ≈ 30 μA.<br>VIN status-off<br>monitor is<br>enabled in SS<br>configuration | Disabled |

### 表 4. State of Each Pin in Wake-Up Mode

## 表 5. Start-Stop vs Emergency-Call Configuration

| CONFIGURATION                                             | START-STOP                                                                                                                              | EMERGENCY-CALL                                                                   |  |  |  |
|-----------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------|--|--|--|
| VOUT regulation options                                   | 6.8 V, 7.5 V, 8.5 V, 10.5 V                                                                                                             |                                                                                  |  |  |  |
| VSET resistor value [Ω]                                   | 29.4k, 19.1k, 9.53k, GND                                                                                                                | 90.9k, 71.5k, 54.9k, 41.2k                                                       |  |  |  |
| Clock Synchronization                                     | Yes                                                                                                                                     | No, SYNC should be grounded                                                      |  |  |  |
| VOUT wake-up threshold [V]                                | V <sub>VOUT-REG</sub>                                                                                                                   | x 1.03                                                                           |  |  |  |
| VOUT standby threshold [V]                                | V <sub>VOUT-REG</sub> × 1.24                                                                                                            | V <sub>VOUT-REG</sub> × 1.06                                                     |  |  |  |
| VOUT status-off threshold [V]                             | N/A                                                                                                                                     | V <sub>VOUT-REG</sub> × 1.12                                                     |  |  |  |
| VIN standby threshold [V]                                 | V <sub>VOUT-REG</sub> × 1.03 + 1.0 V                                                                                                    | N/A                                                                              |  |  |  |
| STATUS pin control (Open-drain with pullup resistor)      | Released by VOUT wake-up<br>Pulled down by VIN standby                                                                                  | Released by VOUT wake-up<br>Pulled down by VOUT status-off                       |  |  |  |
| At heavy load when V <sub>VIN</sub> « V <sub>VOUT</sub>   | Pulse width mod                                                                                                                         | ulation (PWM)                                                                    |  |  |  |
| At light/no load when VVIN « VVOUT                        | LO turns on at every cycle in wake-up configuration. Skip cycle operation by<br>alternating between wake-up and standby configurations. |                                                                                  |  |  |  |
|                                                           | Minimum on-time is limited                                                                                                              | Minimum duty cycle is limited                                                    |  |  |  |
| When $V_{VIN} \approx V_{VOUT}$ or $V_{VIN} \ge V_{VOUT}$ | LO turns on at every cycle in wake-up<br>configuration. On-time is limited by T <sub>ON-MIN</sub> .<br>VOUT goes out of regulation.     | Duty cycle can drop to 0%. No pulses if $V_{COMP}$ < 0.3 V and $D_{MIN} \le$ 0%. |  |  |  |
| Maximum duty-cycle limit                                  | Typically                                                                                                                               | / 87%                                                                            |  |  |  |



### 8 Application and Implementation

#### 注

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

### 8.1 Application Information

The LM5150-Q1 is a non-synchronous boost controller. The following design procedure can be used to select the external components for the LM5150-Q1. Alternately, the WEBENCH<sup>®</sup> software may be used to generate complete designs. The WEBENCH software uses an iterative design procedure and accesses comprehensive data bases of components when generating a design. This section presents a simplified discussion of the design process.

#### 8.1.1 Bypass Switch / Disconnection Switch Control

The STATUS pin can be used to control an external bypass switch, which turns on when the boost is in standby mode, or to control an external disconnection switch that turns off when the boost is in standby mode. In 🕅 17, a P-channel MOSFET is used to connect the boost supply input to the load directly when the boost is in standby mode. This bypass switch can be turned on slowly, but it must be turned off fast after the STATUS pin is pulled up by the wake-up event. The STATUS pin is rated to the absolute maximum 65 V.



Copyright © 2017, Texas Instruments Incorporated

#### 图 17. Bypass Switch Control Example

In 18, a P-channel MOSFET is used to disconnect the boost supply output from the battery when boost is not required. This disconnection switch can be turned off slowly, but it must be turned on fast after the STATUS pin is pulled up by the wake-up event.



### Application Information (接下页)



Copyright © 2017, Texas Instruments Incorporated

### 图 18. Disconnection Switch Control Example

#### 8.1.2 Loop Response

The open-loop transfer function of a boost regulator is defined as the product of modulator transfer function and feedback transfer function.

The modulator transfer function of a current mode boost regulator including a power stage with an embedded current loop can be simplified as a one load pole ( $F_{LP}$ ), one ESR zero ( $F_{Z_{ESR}}$ ), and one Right Half Plane (RHP) zero ( $F_{RHP}$ ) system, which can be explained as follows.

Modulator transfer function is defined as follows:

$$\frac{\hat{V}_{LOAD}(s)}{\hat{V}_{COMP}(s)} = A_{M} \times \frac{\left(1 + \frac{s}{2\pi \times F_{Z\_ESR}}\right) \times \left(1 - \frac{s}{2\pi \times F_{RHP}}\right)}{\left(1 + \frac{s}{2\pi \times F_{LP}}\right)}$$

where

$$A_{M} = \frac{R_{LOAD}}{R_{S} \times 10} \times \frac{D}{2}$$

$$F_{LP} = \frac{2}{2\pi \times R_{LOAD} \times C_{OUT}} [Hz]$$

$$F_{Z_{ESR}} = \frac{1}{2\pi \times R_{ESR} \times C_{OUT}} [Hz]$$

$$F_{RHP} = \frac{R_{LOAD} \times (D')^{2}}{2\pi \times L_{M}} [Hz]$$
(15)

R<sub>ESR</sub> is the equivalent series resistance (ESR) of the output capacitor which is specified in the capacitor datasheet.

 $R_{COMP}$ ,  $C_{COMP}$  and  $C_{HF}$  (see  $\mathbb{R}$  19) configure the error amplifier gain and phase characteristics to produce a stable voltage loop with fast response. This compensation network creates a dominant pole at low frequency ( $F_{DP\_EA}$ ), a mid-band zero ( $F_{Z\_EA}$ ), and a high frequency pole ( $F_{P\_EA}$ ).



\_

The feedback transfer function is defined as follows:

$$\frac{\hat{V}_{COMP(S)}}{\hat{V}_{LOAD(S)}} = A_{FB} \times \frac{\left(1 + \frac{s}{2\pi \times F_{Z\_EA}}\right)}{\left(1 + \frac{s}{2\pi \times F_{DP\_EA}}\right) \times \left(1 + \frac{s}{2\pi \times F_{P\_EA}}\right)}$$

where

$$A_{FB} = \frac{1.2}{V_{LOAD}} \times R_{O} \times Gm$$

$$F_{DP\_EA} = \frac{1}{2\pi \times R_{O} \times C_{COMP}} [Hz]$$

$$F_{Z\_EA} = \frac{1}{2\pi \times R_{COMP} \times C_{COMP}} [Hz]$$

$$F_{P\_EA} = \frac{1}{2\pi \times R_{COMP} \times \left(\frac{C_{COMP} \times C_{HF}}{C_{COMP} + C_{HF}}\right)} \approx \frac{1}{2\pi \times R_{COMP} \times C_{HF}} [Hz]$$
(16)

 $R_0$  ( $\approx$  10 M $\Omega$ ) is the output resistance of the error amplifier and Gm ( $\approx$  2 mA/V) is the transconductance of the error amplifier.

Assuming  $F_{LP}$  is canceled by  $F_{Z\_EA}$ ,  $F_{RHP}$  is much higher than crossover frequency ( $F_{CROSS}$ ), and  $F_{Z\_ESR}$  is either canceled by  $F_{P\_EA}$  or  $F_{Z\_ESR}$  is much higher than  $F_{CROSS}$ , the open-loop transfer function can be simplified as follows:

$$T(s) = A_{M} \times A_{FB} \times \frac{1}{\left(1 + \frac{s}{2\pi \times F_{DP\_EA}}\right)}$$
(17)

Because |T(s)|=1 at the crossover frequency, the crossover frequency can be simply estimated using those assumptions.

$$F_{CROSS} \approx \frac{\sqrt{\left[A_{M} \times A_{FB}\right]^{2} - 1}}{2\pi \times R_{O} \times C_{COMP}} [Hz]$$
(18)

### 8.2 Typical Application

The LM5150-Q1 requires a minimum number of external components to work. 🛚 19 includes all optional components as an example.



图 19. Typical Circuit With Optional Components

### 8.2.1 Design Requirements

 $\overline{\mathbf{x}}$  6 lists the design parameters for  $\mathbf{x}$  19.

| DESIGN PARAMETER                                         | VALUE                                               |  |  |  |  |  |  |  |  |
|----------------------------------------------------------|-----------------------------------------------------|--|--|--|--|--|--|--|--|
| Target Application                                       | Start-stop                                          |  |  |  |  |  |  |  |  |
| Minimum Input Supply Voltage (V <sub>SUPPLY(MIN)</sub> ) | 2.5 V                                               |  |  |  |  |  |  |  |  |
| Target Output Voltage (V <sub>LOAD</sub> )               | 8.5 V                                               |  |  |  |  |  |  |  |  |
| Maximum Load Current (I <sub>LOAD</sub> )                | 2.94 A (≈ 25 Watt)                                  |  |  |  |  |  |  |  |  |
| Switching Frequency (F <sub>SW</sub> )                   | 440 kHz                                             |  |  |  |  |  |  |  |  |
| D1 Diode Forward Voltage Drop                            | 0.7 V                                               |  |  |  |  |  |  |  |  |
| Maximum Inductor Current Ripple Ratio (RR)               | 0.6 (= 60%)                                         |  |  |  |  |  |  |  |  |
| Estimated Full Load Efficiency (Eff)                     | 0.8 (= 80%)                                         |  |  |  |  |  |  |  |  |
| Current Limit Margin (M <sub>CL</sub> )                  | 1.2 (= 120%)                                        |  |  |  |  |  |  |  |  |
| F <sub>LP</sub> over F <sub>CROSS</sub> (K1)             | 0.15 (F <sub>LP</sub> = 0.15 × F <sub>CROSS</sub> ) |  |  |  |  |  |  |  |  |
| F <sub>Z_EA</sub> over F <sub>LP</sub> (K2)              | $3 (F_{Z_EA} = 3 \times F_{LP})$                    |  |  |  |  |  |  |  |  |

表 6. Design Example Parameters

### 8.2.2 Detailed Design Procedure

### 8.2.2.1 Custom Design With WEBENCH® Tools

Click here to create a custom design using the LM5150-Q1 device with the WEBENCH® Power Designer.

- 1. Start by entering the input voltage ( $V_{IN}$ ), output voltage ( $V_{OUT}$ ), and output current ( $I_{OUT}$ ) requirements.
- 2. Optimize the design for key parameters such as efficiency, footprint, and cost using the optimizer dial.
- 3. Compare the generated design with other possible solutions from Texas Instruments.



The WEBENCH Power Designer provides a customized schematic along with a list of materials with real-time pricing and component availability.

In most cases, these actions are available:

- Run electrical simulations to see important waveforms and circuit performance
- Run thermal simulations to understand board thermal performance
- Export customized schematic and layout into popular CAD formats
- Print PDF reports for the design, and share the design with colleagues

Get more information about WEBENCH tools at www.ti.com/WEBENCH.

### 8.2.2.2 R<sub>SET</sub> Resistor

Select the value of  $R_{SFT}$ , referring to  $\overline{a}$  1. 9.53 k $\Omega$  is chosen to target 8.5 V in SS configuration. In general, about 5% to approximately 10% output undershoot should be considered when selecting the VOUT regulation target.

### 8.2.2.3 R<sub>T</sub> Resistor

The value of  $R_T$  for 440-kHz switching frequency is calculated as follows:

$$R_{T} = \frac{2.233 \times 10^{10}}{F_{SW_{RT}(TYPICAL)}} - 619 = \frac{2.233 \times 10^{10}}{440 \text{ k}} - 619 = 50.1 \text{ k}\Omega$$
(19)

A standard value of 49.9 kΩ is chosen for RT.

In general, higher frequency boost converters are smaller and faster, but they also have higher switching losses and lower efficiency.

#### 8.2.2.4 Inductor Selection $(L_M)$

When selecting the inductor, consider three key parameters: inductor current ripple ratio (RR), falling slope of the inductor current, and RHP zero frequency (F<sub>RHP</sub>).

Inductor current ripple ratio is selected to have a balance between core loss and copper loss. The falling slope of the inductor current must be low enough to prevent sub-harmonic oscillation at high duty cycle (additional R<sub>SI</sub> resistor is required if not). Higher  $F_{RHP}$  (= lower inductance) allows a higher crossover frequency and is always preferred when using a smaller value output capacitor.

The inductance value can be selected to set the inductor current ripple between 30% and 70% of the average inductor current as a good compromise between RR, F<sub>RHP</sub> and inductor falling slope. In this example, 60% ripple ratio (RR = 0.6) is selected as the maximum inductor current ripple ratio (the inductor current ripple ratio is the biggest when D = 0.33). The target inductance value is calculated as follows:

$$L_{M(TARGET)} = \frac{0.14 \times R_{LOAD}}{RR \times F_{SW}} = \frac{0.14 \times \frac{8.5}{2.94}}{0.6 \times 440k} = 1.53\mu[H]$$
(20)  
$$M(GUIDE) = \frac{\left(V_{LOAD} - V_{SUPPLY(MIN)}\right) \times V_{SUPPLY(MIN)}}{F_{SW} \times V_{LOAD} \times I_{LOAD}} = \frac{(8.5 - 2.5) \times 2.5}{440k \times 8.5 \times 2.94} = 1.36\mu[H]$$
(21)

If the target inductance is smaller than the value calculated using 公式 21, consider adding the slope compensation resistor (R<sub>SL</sub>), as mentioned in the Slope Compensation Ramp (R<sub>SL</sub>) section, or select a smaller RR and recalculate the inductance using  $\Delta \pm 20$ .

A standard value of 1.5  $\mu$ H is chosen for L<sub>M</sub>. The required inductor saturation current rating is estimated after selecting R<sub>S</sub> and R<sub>SL</sub>.

### 8.2.2.5 Current Sense $(R_{\rm S})$

Based on the assumptions that 20% of current limit margin ( $M_{CL} = 1.2$ ), 80% estimated efficiency (Eff = 0.8) at full load and no R<sub>SI</sub> populated, R<sub>S</sub> is calculated using 公式 22 and 公式 23.

(21)



$$R_{S} = \frac{1.2 + 0.6 \times \frac{(V_{VOUT} - V_{VIN})}{V_{VOUT-REG}} - 10 \times 30 \mu A \times (2k\Omega + R_{SL}) \times \frac{F_{SW_{RT}}}{F_{SYNC}} \times D}{F_{SYNC}} [\Omega]$$

$$10 \times \left( \frac{V_{LOAD} \times I_{LOAD}}{V_{SUPPLY(MIN)} \times Eff} + \frac{1}{2} \times \frac{V_{SUPPLY(MIN)} \times D \times \frac{1}{F_{SYNC}}}{L_{M}} \right) \times M_{CL}$$

$$R_{S} = \frac{1.2 + 0.6 \times \frac{(8.5 - 2.5)}{8.5} - 10 \times 30 \mu \times (2k + 0) \times 1 \times \left(1 - \frac{2.5}{8.5 + 0.7}\right)}{10 \times \left(\frac{8.5 \times 2.94}{2.5 \times 0.8} + \frac{1}{2} \times \frac{2.5 \times \left(1 - \frac{2.5}{8.5 + 0.7}\right) \times \frac{1}{440k}}{1.5u} \right) \times 1.2$$
(22)

Substitute  $F_{SW RT}$  for  $F_{SYNC}$  if the clock synchronization is not used.

A standard value of 7 m $\Omega$  is chosen for R<sub>S</sub>. A low-ESL resistor is recommended to minimize the error caused by the ESL.

### 8.2.2.6 Slope Compensation Ramp (R<sub>SL</sub>)

The minimum inductance value which can prevent sub-harmonic oscillation without  $R_{SL}$  is calculated using  $\Delta \vec{x}$  24. If the selected inductance value is less than the minimum inductance calculated using  $\Delta \vec{x}$  24, add a slope compensation resistor ( $R_{SL}$ ) externally.

$$L_{M(MIN)} = 0.5 \times \frac{(V_{LOAD} + V_{F}) - V_{SUPPLY(MIN)}}{60m \times F_{SW}} \times R_{S} \times Margin = 0.5 \times \frac{(8.5 + 0.7) - 2.5}{60m \times 440k} \times 7m \times 1.2 = 1.07 \mu[H]$$
(24)

1.2 is the recommended margin to cover non-ideal factors.

If needed, use 公式 25 to find the R<sub>SL</sub> value which matches the typical amount of slope compensation.

$$R_{SL} = 0.82 \times \frac{(V_{LOAD} + V_F) - V_{SUPPLY(MIN)}}{L_M \times F_{SW} \times 30 \mu A} \times R_S - 2k[\Omega]$$
(25)

In this example, R<sub>SL</sub> is not populated because the selected inductance value, 1.5  $\mu$ H, is greater than the minimum required inductance from  $\Delta \pm 24$ .

After selecting R<sub>S</sub> and R<sub>SL</sub>, the peak inductor current at current limit ( $I_{PEAK-CL}$ ) can be calculated. Setting the inductor saturation current rating higher than the  $I_{PEAK-CL}$  is recommended.

$$I_{PEAK-CL} = \frac{V_{CL} - 10 \times 30\mu A \times (2k\Omega + R_{SL}) \times \frac{F_{SW_{RT}}}{F_{SYNC}} \times D}{10 \times R_{S}} + \frac{V_{SUPPLY(MIN)}}{L_{M}} \times T_{D}[A]$$
(26)

$$I_{\text{PEAK-CL}} = \frac{1.2 + 0.6 \times \frac{(8.5 - 2.5)}{8.5} - 10 \times 30 \mu \times 2k \times 1 \times \left(1 - \frac{2.5}{8.5 + 0.7}\right)}{10 \times 7m} + \frac{2.5}{1.5u} \times 20n = 16.9[\text{A}]$$
(27)

T<sub>D</sub> is the typical propagation delay of current limit.

### 8.2.2.7 Output Capacitor (C<sub>OUT</sub>)

There are a few ways to select the proper value of output capacitor ( $C_{OUT}$ ). The output capacitor value can be selected based on output voltage ripple, output overshoot or undershoot due to load transient. In this example,  $C_{OUT}$  is selected based on output undershoot because the waking up performance is similar with no-load to full-load transient performance.

The output undershoot becomes smaller by increasing  $F_{CROSS}$  or by decreasing  $F_{LP}$ : a smaller  $C_{OUT}$  is allowed by increasing  $F_{CROSS}$  or by decreasing  $F_{LP}$ .



To increase  $F_{CROSS}$ ,  $F_{SW}$  and  $F_{RHP}$  must be increased because the maximum  $F_{CROSS}$  is, in general, limited at 1/10 of  $F_{RHP}$  at  $V_{SUPPLY(MIN)}$  or 1/10 of  $F_{SW}$  whichever is lower.

 $F_{RHP}$  is calculated using  $\Delta \pm 28$ .

$$F_{RHP} = \frac{R_{LOAD} \times \left(\frac{V_{SUPPLY(MIN)}}{V_{LOAD} + V_{F}}\right)^{2}}{2\pi \times L_{M}} = \frac{\frac{8.5}{2.94} \times \left(\frac{2.5}{8.5 + 0.7}\right)^{2}}{2\pi \times 1.5u} = 22.6k[Hz]$$
(28)

 $F_{CROSS}$  is selected at 1/10 of  $F_{RHP}$  or 1/10 of  $F_{SW},$  whichever is lower.

$$\frac{F_{RHP}}{10} = 2.27 \text{ kHz}$$
(29)  
$$\frac{F_{SW}}{10} = \frac{440 \text{ k}}{10} = 44 \text{ kHz}$$
(30)

In this example, 2.27 kHz is selected as a target  $F_{CROSS}$  and  $F_{LP}$  is selected to be 340 Hz (K1 = 0.15).

In general, there is about 5% or less undershoot with  $F_{LP} = 0.1 \times F_{CROSS}$  (K1 = 0.1) and 10% or less undershoot with  $F_{LP} = 0.2 \times F_{CROSS}$  (K1 = 0.2) during 0% to 100% load transient. The recommended K1 factor range is from 0.02 to 0.2.

 $F_{LP}$  is calculated using  $\Delta \pm 31$ .

$$F_{LP} = \frac{2}{2\pi \times R_{LOAD} \times C_{OUT}} [Hz]$$
(31)

The minimum required output capacitance value is calculated using  $\Delta \pm 32$ .

$$C_{OUT} = \frac{2}{2\pi \times R_{LOAD} \times F_{LP}} = \frac{2}{2\pi \times \frac{8.5}{2.94} \times 340} = 324 \,\mu\text{F}$$
(32)

The maximum output ripple current is calculated at the minimum input supply voltage as follows:

$$I_{\text{RIPPLE}\_\text{COUT}(\text{MAX})} = \frac{V_{\text{LOAD}} \times I_{\text{LOAD}}}{2 \times V_{\text{SUPPLY}(\text{MIN})}} = \frac{8.5 \times 2.94}{2 \times 2.5} = 5[\text{A}]$$
(33)

The ripple current rating of the output capacitors must be enough to handle the output ripple current. By using multiple output capacitors, the ripple current can be split. In practice, ceramic capacitors are placed closer to the diode and the MOSFET than the bulk aluminum capacitors in order to absorb the majority of the ripple current.

In this example, three 100- $\mu$ F capacitors are placed in parallel to ensure ripple current capability. If high-ESR capacitors are used for the output capacitor, additional 10- $\mu$ F ceramic capacitors can be placed close to the switching components to minimize switching noise.

#### 8.2.2.8 Loop Compensation Component Selection and Maximum ESR

Based on  $\Delta \exists$  18, C<sub>COMP</sub> is calculated as follows:

$$C_{COMP(over \ damping)} = \frac{\sqrt{\left[A_{M} \times A_{FB}\right]^{2} - 1}}{2\pi \times R_{O} \times F_{CROSS}} = \frac{\sqrt{\left[\frac{R_{LOAD}}{R_{S} \times 10} \times \frac{D'}{2} \times \frac{1.2}{V_{LOAD}} \times R_{O} \times Gm\right]^{2} - 1}}{2\pi \times R_{O} \times F_{CROSS}}$$
(34)  
$$C_{COMP(over \ damping)} = \frac{\sqrt{\left[\frac{8.5}{2.94} \times \frac{2.5}{8.5 + 0.7} \times \frac{1.2}{8.5} \times 10M \times 2m\right]^{2} - 1}}{2\pi \times 10M \times 2.27 \ k} = 111 \ nF$$
(35)

IEXAS INSTRUMENTS

By selecting  $C_{COMP}$  following  $\Delta \vec{x}$  34, the typical phase margin is set to 90° and the loop response is overdamped. In this example,  $F_{Z\_EA}$  is placed at 3 times higher frequency than  $F_{LP}$  to have lower phase margin but faster settling time (K2 = 3, target  $F_{Z\_EA}$  is 1.02 kHz). Recommended range of  $F_{Z\_EA}$  is from 1 ×  $F_{LP}$  to 4 ×  $F_{LP}$  (1 ≤ K2 ≤ 4). Practical crossover frequency will vary with K2 with a range of 0.5 ×  $F_{CROSS}$  to 1.0 ×  $F_{CROSS}$ .

$$C_{\text{COMP}} = \frac{C_{\text{COMP(over damping)}}}{K2} = \frac{111n}{3} = 37 \text{ nF}$$
(36)

A standard value of 33 nF is chosen for  $C_{COMP}$ .

R<sub>COMP</sub> is selected to set the error amplifier zero at 1.02 kHz.

$$\mathsf{R}_{\mathsf{COMP}} = \frac{1}{2\pi \times \mathsf{C}_{\mathsf{COMP}} \times \mathsf{F}_{\mathsf{Z}_{\mathsf{EA}}}} = \frac{1}{2\pi \times 33 \,\mathsf{n} \times 1.02 \,\mathsf{k}} = 4.73 \,\mathsf{k}\Omega \tag{37}$$

A standard value of 4.64 k $\Omega$  is chosen for R<sub>COMP</sub>.

 $C_{HF}$  is usually used to create a pole at high frequency ( $F_{P\_EA}$ ) to cancel  $F_{Z\_ESR}$ . By using a small ESR capacitor which can place  $F_{Z\_ESR}$  greater than 10 ×  $F_{CROSS}$ , the output capacitor ESR would not affect the loop stability. The maximum ESR which does not affect the loop response is calculated using  $\Delta \vec{x}$  38.

$$R_{ESR(MAX)} = \frac{1}{2\pi \times C_{COMP} \times F_{CROSS} \times 10} = \frac{1}{2\pi \times 330 \text{ u} \times 2.27 \text{ k} \times 10} = 23 \text{ m}\Omega$$
(38)

#### 8.2.2.9 PVCC Capacitor, AVCC Capacitor, and AVCC Resistor

The PVCC capacitor supplies the peak transient current to the LO driver. The value of PVCC capacitor ( $C_{PVCC}$ ) must be 4.7  $\mu$ F or higher and must be a high-quality, low-ESR, ceramic capacitor.  $C_{PVCC}$  must be placed close to the PVCC pin and the PGND pin. A value of 4.7  $\mu$ F is selected for this design example. The AVCC capacitor must be placed close to the device. The recommended AVCC capacitor value is 0.1  $\mu$ F. The AVCC resistor should be placed between PVCC and AVCC pins. The recommended AVCC resistor value is 10  $\Omega$ .

### 8.2.2.10 VOUT Filter (C<sub>VOUT</sub>, R<sub>VOUT</sub>)

The VOUT pin is the input of the internal VCC regulator and also is the input of the output voltage sensing. To minimize noise at the VOUT pin, a 1- $\mu$ F capacitor must be placed at the VOUT pin in most cases. If multiple output capacitors are used, one of them can be placed at the VOUT pin as C<sub>VOUT</sub>. The VOUT capacitor must be a high-quality, low-ESR, ceramic capacitor and must be placed close to the device. A resistor can be added at the VOUT pin (R<sub>VOUT</sub>) to form a RC filter (see 8 19). In this case, the maximum resistor value should be less than or equal to 2  $\Omega$ .

#### 8.2.2.11 Input Capacitor

The input capacitors reduce the input voltage ripple. Assuming high-quality ceramic capacitors are used for the input capacitors, the maximum input voltage ripple can be calculated by using  $\Delta \pm 39$ .

$$V_{\text{RIPPLY}(\text{CIN})} = \frac{V_{\text{LOAD}}}{32 \times L_{\text{M}} \times C_{\text{IN}} \times F_{\text{SW}}^{2}} [V]$$

The required input capacitor value is a function of the impedance of the source power supply. More input capacitors are required if the impedance of the source power supply is not low enough. In the example, three 10- $\mu$ F ceramic capacitors are used.

### 8.2.2.12 MOSFET Selection

The MOSFET gate driver of the LM5150-Q1 is powered by the internal 5-V VCC regulator. The MOSFET driven by the LM5150-Q1 must have a logic-level gate threshold with its on-resistance specified at 4.5 V or lower and must be rated to handle the maximum output voltage plus any switch node ringing. The maximum gate charge is limited by the 75-mA PVCC sourcing current limit, and is calculated as follows:

$$Q_{G(@5V)} < \frac{75m}{F_{SW}}[C]$$

(40)

(39)

A leadless package is preferred for high switching-frequency designs. The MOSFET gate capacitance should be small enough so that the gate voltage is fully discharged during the off-time.



#### 8.2.2.13 Diode Selection

A Schottky is the preferred type for D1 diode due to its low forward voltage drop and small reverse recovery charge. Low reverse leakage current is important parameter when selecting the Schottky diode. The diode must be rated to handle the maximum output voltage plus any switching node ringing. Also, it must be able to handle the average output current. To prevent chatter between wake-up and standby, the forward voltage drop of the D1 diode must be less than 0.95 V at full load.

#### 8.2.2.14 Efficiency Estimation

The total loss of the boost converter ( $P_{TOTAL}$ ) can be expressed as the sum of the losses in the LM5150-Q1 ( $P_{IC}$ ), MOSFET power losses ( $P_Q$ ), diode power losses ( $P_D$ ), inductor power losses ( $P_L$ ), and the loss in the sense resistor ( $P_{RS}$ ).

$$P_{\text{TOTAL}} = P_{\text{IC}} + P_{\text{Q}} + P_{\text{D}} + P_{\text{L}} + P_{\text{RS}}[W]$$
(41)

P<sub>IC</sub> can be separated into gate driving loss (P<sub>G</sub>) and the losses caused by quiescent current (P<sub>IQ</sub>).

$$\mathsf{P}_{\mathsf{IC}} = \mathsf{P}_{\mathsf{G}} + \mathsf{P}_{\mathsf{IQ}}[\mathsf{W}] \tag{42}$$

Each power loss is approximately calculated as follows:

F) A / 7

$$P_{G} = Q_{G(@5V)} \times V_{VOUT} \times F_{SW}[W]$$

$$P_{IQ} = V_{VOUT} \times I_{VOUT} + V_{VIN} \times I_{VIN}[W]$$
(43)
(44)

 $I_{VIN}$  and  $I_{VOUT}$  values in each mode can be found in the supply current section of the *Electrical Characteristics* table.

 $P_Q$  can be separated into switching loss ( $P_{Q(SW)}$ ) and conduction loss ( $P_{Q(COND)}$ ).

$$P_{Q} = P_{Q(SW)} + P_{Q(COND)}[W]$$
(45)

Each power loss is approximately calculated as follows:

$$P_{Q(SW)} = 0.5 \times (V_{VOUT} + V_F) \times I_{SUPPLY} \times (t_R + t_F) \times F_{SW}[W]$$
(46)

 $t_R$  and  $t_F$  are the rise and fall times of the low-side N-channel MOSFET device.  $I_{SUPPLY}$  is the input supply current of the boost converter.

$$P_{Q(COND)} = D \times I_{SUPPLY}^{2} \times R_{DS(ON)}[W]$$
(47)

 $R_{DS(ON)}$  is the on-resistance of the MOSFET and is specified in the MOSFET data sheet. Consider the  $R_{DS(ON)}$  increase due to self-heating.

P<sub>D</sub> can be separated into diode conduction loss (P<sub>VF</sub>) and reverse recovery loss (P<sub>RR</sub>).

$$P_{\rm D} = P_{\rm VF} + P_{\rm RR}[W] \tag{48}$$

Each power loss is approximately calculated as follows:

$$P_{VF} = (1-D) \times V_F \times I_{SUPPLY}[W]$$

$$P_{RR} = V_{LOAD} \times Q_{RR} \times F_{SW}[W]$$
(49)
(50)

 $Q_{RR}$  is the reverse recovery charge of the diode and is specified in the diode datasheet. Reverse recovery characteristics of the diode strongly affect efficiency, especially when the output voltage is high.

 $P_L$  is the sum of DCR loss ( $P_{DCR}$ ) and AC core loss ( $P_{AC}$ ). DCR is the DC resistance of inductor which is mentioned in the inductor data sheet.

$$P_{L} = P_{DCR} + P_{AC}[W]$$
<sup>(51)</sup>

Each power loss is approximately calculated as follows:

 $P_{DCR} = I_{SUPPLY}^{2} \times R_{DCR}[W]$ (52)

$$P_{AC} = K \times \Delta I^{\beta} F_{SW}^{\alpha} [W]$$
(53)

$$\Delta I = \frac{V_{SUPPLY} \times D \times \frac{1}{F_{SYNC}}}{L_{M}}$$
(54)

版权 © 2017, Texas Instruments Incorporated

29

Texas Instruments

www.ti.com.cn

(55)

 $\Delta I$  is the peak-to-peak inductor current ripple. K,  $\alpha$ , and  $\beta$  are core dependent factors which can be provided by the inductor manufacturer.

P<sub>RS</sub> is calculated as follows:

$$P_{RS} = D \times I_{SUPPLY}^2 \times R_S[W]$$

Efficiency of the power converter can be estimated as follows:

$$\mathsf{Efficiency} = \frac{\mathsf{V}_{\mathsf{LOAD}} \times \mathsf{I}_{\mathsf{LOAD}}}{\mathsf{P}_{\mathsf{TOTAL}} + \mathsf{V}_{\mathsf{LOAD}} \times \mathsf{I}_{\mathsf{LOAD}}} \times 100[\%] \tag{56}$$

### 8.2.3 Application Curves





### 8.3 System Examples

### 8.3.1 Lower Standby Threshold in SS Configuration

By connecting the VIN pin to the VOUT pin, the current limit threshold at the current limit comparator input ( $V_{CL}$ ) is set to 1.2 V. In SS configuration, the VOUT standby threshold is ignored. The device goes into the standby mode when VOUT > VIN standby threshold.



Copyright © 2017, Texas Instruments Incorporated

图 22. Lower Standby Threshold in SS Configuration

### 8.3.2 Dithering Using Dither Enabled Device

Dithering is achieved by connecting DITH output to the RT pin through a resistor.



Copyright © 2017, Texas Instruments Incorporated

### 图 23. Dithering Using Dither Enabled Device LM5141

### 8.3.3 Clock Synchronization With LM5140

Clock synchronization can be achieved by connecting LM5140's SYNCOUT to SYNC.

| LM5140 | LM5150   |
|--------|----------|
| SYNOUT | <br>SYNC |

Copyright © 2017, Texas Instruments Incorporated

### 图 24. Clock Synchronization With LM5140



### System Examples (接下页)

### 8.3.4 Dynamic Frequency Change

Switching frequency can be changed dynamically during operation by changing the RT resistor.



图 25. Dynamic Frequency Change

### 8.3.5 Dithering Using an External Clock

If a low-frequency clock is available, dithering can be achieved by injecting a ramp signal into RT.



Copyright © 2017, Texas Instruments Incorporated

图 26. Dithering Using an External Clock



### 9 Power Supply Recommendations

The LM5150-Q1 is designed to operate from a power supply or a battery whose voltage range is from 1.5 V to 42 V. The input power supply should be able to supply the maximum boost supply voltage and handle the maximum input current at 1.5 V. The impedance of the power supply and battery including cables must be low enough that an input current transient does not cause an excessive drop. Additional input ceramic capacitors may be required at the supply input of the converter.

### 10 Layout

### 10.1 Layout Guidelines

The performance of switching converters heavily depends on the quality of the PCB layout. The following guidelines will help users design a PCB with the best power conversion performance, thermal performance, and minimize generation of unwanted EMI.

- Place Q1, D1, and R<sub>s</sub> first.
- Place ceramic C<sub>OUT</sub> and make the switching loop (C<sub>OUT</sub>-D1-Q1-R<sub>S</sub>-C<sub>OUT</sub>) as small as possible.
- Leave copper area next to D1 for thermal dissipation.
- Place LM5150-Q1 close to R<sub>s</sub>.
- Place C<sub>PVCC</sub> as close to the device as possible between PVCC and PGND.
- Connect PGND directly to the center of the sense resistor using a wide and short trace.
- Connect CS to the center of the sense resistor. Connect through vias if required. Connect filter capacitor between CS pin and exposed pad.
- Connect AGND directly to the analog ground plain and connect to R<sub>SET</sub>, R<sub>T</sub>, and C<sub>COMP</sub>.
- Connect the exposed pad to the analog ground plain and the power ground plain through vias.
- Connect LO directly to the gate of Q1.
- Make the switching signal loop (LO-Q1-R<sub>S</sub>-PGND-LO) as small as possible.
- Place C<sub>VOUT</sub> as close to the device as possible.
- The LM5150-Q1 has an exposed thermal pad to aid power dissipation. Adding several vias under the exposed pad helps conduct heat away from the device. Connect the vias to a large ground plane on the bottom layer.

TEXAS INSTRUMENTS

www.ti.com.cn

### 10.2 Layout Example



图 27. LM5150-Q1 PCB Layout Example



11 器件和文档支持

11.1 器件支持

11.1.1 开发支持

### 11.1.1.1 使用 WEBENCH® 工具创建定制设计

请单击此处,使用 LM5150-Q1 器件并借助 WEBENCH® 电源设计器创建定制设计。

- 1. 在开始阶段键入输出电压 (V<sub>IN</sub>)、输出电压 (V<sub>OUT</sub>) 和输出电流 (I<sub>OUT</sub>) 要求。
- 2. 使用优化器拨盘优化关键设计参数,如效率、封装和成本。
- 3. 将生成的设计与德州仪器 (TI) 的其他解决方案进行比较。

WEBENCH Power Designer 提供一份定制原理图以及罗列实时价格和组件可用性的物料清单。

在多数情况下,可执行以下操作:

- 运行电气仿真,观察重要波形以及电路性能
- 运行热性能仿真,了解电路板热性能
- 将定制原理图和布局方案导出至常用 CAD 格式
- 打印设计方案的 PDF 报告并与同事共享

有关 WEBENCH 工具的详细信息,请访问 www.ti.com/WEBENCH。

### 11.2 接收文档更新通知

要接收文档更新通知,请导航至 TI.com 上的器件产品文件夹。单击右上角的通知我进行注册,即可每周接收产品 信息更改摘要。有关更改的详细信息,请查看任何已修订文档中包含的修订历史记录。

### 11.3 社区资源

下列链接提供到 TI 社区资源的连接。链接的内容由各个分销商"按照原样"提供。这些内容并不构成 TI 技术规范, 并且不一定反映 TI 的观点;请参阅 TI 的 《使用条款》。

TI E2E™ 在线社区 TI 的工程师对工程师 (E2E) 社区。此社区的创建目的在于促进工程师之间的协作。在 e2e.ti.com 中,您可以咨询问题、分享知识、拓展思路并与同行工程师一道帮助解决问题。

设计支持 **71 参考设计支持** 可帮助您快速查找有帮助的 E2E 论坛、设计支持工具以及技术支持的联系信息。

#### 11.4 商标

E2E is a trademark of Texas Instruments. WEBENCH is a registered trademark of Texas Instruments. All other trademarks are the property of their respective owners.

#### 11.5 静电放电警告



ESD 可能会损坏该集成电路。德州仪器 (TI) 建议通过适当的预防措施处理所有集成电路。如果不遵守正确的处理措施和安装程序,可能会损坏集成电路。

ESD 的损坏小至导致微小的性能降级,大至整个器件故障。精密的集成电路可能更容易受到损坏,这是因为非常细微的参数更改都可能会导致器件与其发布的规格不相符。

### 11.6 Glossary

#### SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.



# 12 机械、封装和可订购信息

以下页面包含机械、封装和可订购信息。这些信息是指定器件的最新可用数据。这些数据如有变更, 恕不另行通知 和修订此文档。如欲获取此数据表的浏览器版本, 请参阅左侧的导航。

www.ti.com

# **PACKAGE OUTLINE**

### WQFN - 0.8 mm max height

PLASTIC QUAD FLATPACK - NO LEAD



NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
  This drawing is subject to change without notice.
  The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance.



**RUM0016C** 



**RUM0016C** 



www.ti.com.cn

# **EXAMPLE BOARD LAYOUT**

### WQFN - 0.8 mm max height

PLASTIC QUAD FLATPACK - NO LEAD



NOTES: (continued)

This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271).
 Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented.

www.ti.com



**RUM0016C** 

#### www.ti.com.cn

# **EXAMPLE STENCIL DESIGN**

### WQFN - 0.8 mm max height

PLASTIC QUAD FLATPACK - NO LEAD



NOTES: (continued)

6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.

www.ti.com

39



## PACKAGING INFORMATION

| Orderable Device | Status | Package Type | Package | Pins | Package | Eco Plan                   | Lead/Ball Finish | MSL Peak Temp       | Op Temp (°C) | Device Marking | Samples |
|------------------|--------|--------------|---------|------|---------|----------------------------|------------------|---------------------|--------------|----------------|---------|
|                  | (1)    |              | Drawing |      | Qty     | (2)                        | (6)              | (3)                 |              | (4/5)          |         |
| LM5150QRUMRQ1    | ACTIVE | WQFN         | RUM     | 16   | 2000    | Green (RoHS<br>& no Sb/Br) | SN               | Level-2-260C-1 YEAR | -40 to 150   | LM5150<br>Q    | Samples |
| LM5150QRUMTQ1    | ACTIVE | WQFN         | RUM     | 16   | 250     | Green (RoHS<br>& no Sb/Br) | SN               | Level-2-260C-1 YEAR | -40 to 150   | LM5150<br>Q    | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

**RoHS Exempt:** TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

(5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

<sup>(6)</sup> Lead/Ball Finish - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.



www.ti.com

PACKAGE OPTION ADDENDUM

6-Feb-2020

#### 重要声明和免责声明

Ⅱ 均以"原样"提供技术性及可靠性数据(包括数据表)、设计资源(包括参考设计)、应用或其他设计建议、网络工具、安全信息和其他资源,不保证其中不含任何瑕疵,且不做任何明示或暗示的担保,包括但不限于对适销性、适合某特定用途或不侵犯任何第三方知识产权的暗示担保。

所述资源可供专业开发人员应用TI产品进行设计使用。您将对以下行为独自承担全部责任:(1)针对您的应用选择合适的TI产品;(2)设计、 验证并测试您的应用;(3)确保您的应用满足相应标准以及任何其他安全、安保或其他要求。所述资源如有变更,恕不另行通知。TI对您使用 所述资源的授权仅限于开发资源所涉及TI产品的相关应用。除此之外不得复制或展示所述资源,也不提供其它TI或任何第三方的知识产权授权 许可。如因使用所述资源而产生任何索赔、赔偿、成本、损失及债务等,TI对此概不负责,并且您须赔偿由此对TI及其代表造成的损害。

TI所提供产品均受TI的销售条款 (http://www.ti.com.cn/zh-cn/legal/termsofsale.html) 以及ti.com.cn上或随附TI产品提供的其他可适用条款的约束。TI提供所述资源并不扩展或以其他方式更改TI 针对TI 产品所发布的可适用的担保范围或担保免责声明。

邮寄地址:上海市浦东新区世纪大道 1568 号中建大厦 32 楼,邮政编码: 200122 Copyright © 2020 德州仪器半导体技术(上海)有限公司