



[Sample &](http://www.ti.com.cn/product/cn/AFE4403?dcmp=dsproject&hqs=sandbuy&#samplebuy)  $\frac{1}{2}$  Buy





**[AFE4403](http://www.ti.com.cn/product/cn/afe4403?qgpn=afe4403)**

ZHCSCL7B –MAY 2014–REVISED JULY 2014

**AFE4403** 超小型,集成模拟前端,用于心率监视器和 低成本脉冲血氧计

# <span id="page-0-1"></span>**1** 特性 **2** 应用

Texas

**INSTRUMENTS** 

- <sup>1</sup> 完全集成 AFE,用于脉冲血氧仪 和心率监视器 应 医疗脉冲血氧仪应用
- <span id="page-0-3"></span><span id="page-0-2"></span>
	- 集成双路 LED 驱动器 (H 桥或共阳极) **3** 说明
	-
	-
	- -
	-
	-
	- 独立的 LED2 和 LED1 电流基准 アンチング 部微控制器或主机处理器通信。
- 具有高动态范围的接收通道:
	- 22 位补码格式输出
	-
	-
	- 动态断电模式,以将电流减少至 300µA 器件信息**[\(1\)](#page-0-0)**
	- 可适应极宽范围的信号振幅:
		- $-$  总体可编程增益: 10kΩ 至 4MΩ
	- 集成数字环境估算和删减 (36)
- <span id="page-0-5"></span><span id="page-0-4"></span><span id="page-0-0"></span>
	- 脉冲频率:62.5SPS 至 2000SPS
	- 灵活的脉冲排序和定时控制
	- 输入时钟范围:4MHz(最小值)至 60MHz(最大值)
- 集成式故障诊断:
	- 光电二极管和 LED 开路与 短路检测
- 电源:
	- $Rx = 2.0V \ncong 3.6V$
	- $-$  Tx = 3.0V  $\overline{4}$  5.25V
- 封装:紧凑型芯片尺寸球状引脚栅格阵列 (DSBGA)-36 (3.07mm x 3.07mm x 0.5mm)
- 额定温度范围: -20°C 至 70°C
- 
- 
- 光学心率监视器 (HRM)
- 发射: 工业光测量应用

– 支持经优化 SPO2,HRM 或多波长 HRM 的第 AFE4403 是一款非常适合于脉冲血氧仪应用的完全集 <sup>三</sup> LED 选项 成模拟前端 (AFE)。 此器件包含一个具有集成模数转 – 高达 110dB 的动态范围 换器 (ADC) 的低噪声接收器通道、一个 LED 发射部件 和针对传感器以及 LED 故障检测的诊断功能。 此器件 – 可编程至具有 8 位电流分辨率的 100mA 电 是一款可配置定时控制器。 这个灵活性使得用户能够 <sup>流</sup> 完全控制器件定时特性。 为了简化计时要求并为 – 30µA <sup>+</sup> 平均 LED 电流 AFE4403 提供一个低抖动时钟,还集成了一个由外部 晶振供频的振荡器。 此器件使用一个 SPI™ 接口与外

此器件是一个单体、紧凑型 DSBGA-36 (3.07mm x —— 三 1113,123,13.1<br>—— 高达 105dB 的动态范围 3.07mm x 0.5mm) 内的完整 AFE 解决方案,其额定工 ——高全 1993B 的功器记出<br>- 低功率: <650µA 作温度范围为 -20℃ 至 70℃。

| -------- |                                  |                 |
|----------|----------------------------------|-----------------|
| 部件号      | 封装                               | 封装尺寸(标称值)       |
| AFE4403  | 芯片尺寸球状引脚栅<br>格阵列 (DSBGA)<br>(36) | 3.07mm x 3.07mm |

• 外部时钟或晶振的灵活计时: (1) 如需了解所有可用封装,请见数据表末尾的可订购产品附录。





www.ti.com.cn

# 目录





# <span id="page-1-0"></span>4 修订历史记录

**AFE4403** 







# <span id="page-2-0"></span>**5 Device Family Options**

<span id="page-2-2"></span>

**YZP Package DSBGA-36 (Bottom View)**

# <span id="page-2-1"></span>**6 Pin Configuration and Functions**



**[AFE4403](http://www.ti.com.cn/product/cn/afe4403?qgpn=afe4403)**

ZHCSCL7B –MAY 2014–REVISED JULY 2014 **[www.ti.com.cn](http://www.ti.com.cn)**

**NSTRUMENTS** 

**TEXAS** 

#### **Pin Functions**



(1) Leave pins as open circuit. Do not connect.



# <span id="page-4-0"></span>**7 Specifications**

## <span id="page-4-1"></span>**7.1 Absolute Maximum Ratings**

over operating free-air temperature range (unless otherwise noted)<sup>(1)</sup>



(1) Stresses beyond those listed under *Absolute Maximum Ratings* may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under *Recommended Operating Conditions*. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

(2) Input terminals are diode-clamped to the power-supply rails. Input signals that can swing beyond the supply rails must be current-limited to 10 mA or less.

# <span id="page-4-2"></span>**7.2 Handling Ratings**



(1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

(2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.

# <span id="page-5-0"></span>**7.3 Recommended Operating Conditions**

over operating free-air temperature range (unless otherwise noted)



 $(1)$  V<sub>LED</sub> refers to the maximum voltage drop across the external LED (at maximum LED current) connected between the TXP and TXN pins (in H-bridge mode) and from the TXP and TXN pins to LED\_DRV\_SUP (in the common anode configuration).

(2)  $V_{CABLE}$  refers to voltage drop across any cable, connector, or any other component in series with the LED.

### <span id="page-5-1"></span>**7.4 Thermal Information**



(1) For more information about traditional and new thermal metrics, see the *IC Package Thermal Metrics* application report, [SPRA953](http://www.ti.com/cn/lit/pdf/spra953).



### <span id="page-6-0"></span>**7.5 Electrical Characteristics**

Minimum and maximum specifications are at T<sub>A</sub> = –20°C to 70°C, typical specifications are at 25°C. Crystal mode enabled, detector capacitor = 50 pF differential, ADC averaging set to maximum allowed for each PRF, TX\_REF voltage set to 0.5 V, and CLKOUT tri-stated, at RX\_ANA\_SUP = RX\_DIG\_SUP = 3 V, TX\_CTRL\_SUP = LED\_DRV\_SUP = 3.3 V, stage 2 amplifier disabled, and  $f_{CLK} = 8$  MHz, unless otherwise noted.





# **Electrical Characteristics (continued)**

Minimum and maximum specifications are at  $T_A = -20^\circ C$  to 70°C, typical specifications are at 25°C. Crystal mode enabled, detector capacitor = 50 pF differential, ADC averaging set to maximum allowed for each PRF, TX\_REF voltage set to 0.5 V, and CLKOUT tri-stated, at RX\_ANA\_SUP = RX\_DIG\_SUP = 3 V, TX\_CTRL\_SUP = LED\_DRV\_SUP = 3.3 V, stage 2 amplifier disabled, and  $f_{CLK} = 8$  MHz, unless otherwise noted.



(1) A low ADC reset time can result in a small component of the LED signal leaking into the ambient phase. With an ADC reset of two clock cycles, a –60-dB leakage is expected. In many cases, this leakage does not affect system performance. However, if this crosstalk must be completely eliminated, a longer ADC reset time of approximately six clock cycles is recommended for  $t_{22}$ ,  $t_{24}$ ,  $t_{26}$ , and  $t_{28}$  in [Figure](#page-33-0) 48.



### **Electrical Characteristics (continued)**

Minimum and maximum specifications are at  $T_A = -20^{\circ}C$  to 70°C, typical specifications are at 25°C. Crystal mode enabled, detector capacitor = 50 pF differential, ADC averaging set to maximum allowed for each PRF, TX\_REF voltage set to 0.5 V, and CLKOUT tri-stated, at RX\_ANA\_SUP = RX\_DIG\_SUP = 3 V, TX\_CTRL\_SUP = LED\_DRV\_SUP = 3.3 V, stage 2 amplifier disabled, and  $f_{CLK} = 8$  MHz, unless otherwise noted.



(2) Refer to the CLKDIV[2:0] register bits for a detailed list of input clock frequencies that are supported.



# **Electrical Characteristics (continued)**

Minimum and maximum specifications are at  $T_A = -20^{\circ}C$  to 70°C, typical specifications are at 25°C. Crystal mode enabled, detector capacitor = 50 pF differential, ADC averaging set to maximum allowed for each PRF, TX\_REF voltage set to 0.5 V, and CLKOUT tri-stated, at RX\_ANA\_SUP = RX\_DIG\_SUP = 3 V, TX\_CTRL\_SUP = LED\_DRV\_SUP = 3.3 V, stage 2 amplifier disabled, and  $f_{CLK} = 8$  MHz, unless otherwise noted.



# <span id="page-10-0"></span>**7.6 Timing Requirements**





- (1) The SPI\_READ register bit must be enabled before attempting a register read.
- (2) Specify the register address whose contents must be read back on A[7:0].
- (3) The AFE outputs the contents of the specified register on the SPISOMI pin.



AS **STRUMENTS** 



**Figure 2. Serial Interface Timing Diagram, Write Operation**

# <span id="page-11-0"></span>**7.7 Timing Requirements: Supply Ramp and Power-Down**



(1) This time is required for each of the four switched RC filters to fully settle to the new settings. The same time is applicable whenever there is a change to any of the signal chain controls (for example, LED current setting, TIA gain, and so forth).

(2) If the SPI commands involve a change in the TX\_REF value from its default, then there is additional wait time of approximately 1 s (for a 2.2-µF decoupling capacitor on the TX\_REF pin).

(3) Dependent on the value of the capacitors on the BG and TX\_REF pins. The 1-s wait time is necessary when the capacitors are 2.2 µF and scale down proportionate to the capacitor value. A very low capacitor (for example, 0.1 µF) on these pins causes the transmitter dynamic range to reduce to approximately 100 dB.

(4) After an active power-down from AFE\_PDN, the device should be reset using a low-going RESET pulse.





**Figure 3. Supply Ramp and Hardware Power-Down Timing**



**Figure 4. Supply Ramp and Software Power-Down Timing**

**[AFE4403](http://www.ti.com.cn/product/cn/afe4403?qgpn=afe4403)** ZHCSCL7B –MAY 2014–REVISED JULY 2014 **[www.ti.com.cn](http://www.ti.com.cn)**



# <span id="page-13-0"></span>**7.8 Typical Characteristics**

At PRF = 100 Hz, 25% duty cycle, R<sub>F</sub> = 500 kΩ, C<sub>F</sub> is adjusted to keep TIA time constant at 1/10th of sampling duration, All supplies at 3.3 V, 8-MHz external clock, CLKOUT tri-state, 1-µF capacitor on TX\_REF and BG pins, detector C<sub>IN</sub> = 50 pF, TX\_REF = 0.5 V, ADC averaging = max allowed, and SNR in dBFS is noise referred to full-scale range of 2 V, unless otherwise noted.





At PRF = 100 Hz, 25% duty cycle,  $R_F$  = 500 kΩ, C<sub>F</sub> is adjusted to keep TIA time constant at 1/10th of sampling duration, All supplies at 3.3 V, 8-MHz external clock, CLKOUT tri-state, 1-µF capacitor on TX\_REF and BG pins, detector  $C_{IN}$  = 50 pF, TX\_REF = 0.5 V, ADC averaging = max allowed, and SNR in dBFS is noise referred to full-scale range of 2 V, unless otherwise noted.





At PRF = 100 Hz, 25% duty cycle,  $R_F$  = 500 kΩ,  $C_F$  is adjusted to keep TIA time constant at 1/10th of sampling duration, All supplies at 3.3 V, 8-MHz external clock, CLKOUT tri-state, 1- $\mu$ F capacitor on TX\_REF and BG pins, detector C<sub>IN</sub> = 50 pF, TX\_REF = 0.5 V, ADC averaging = max allowed, and SNR in dBFS is noise referred to full-scale range of 2 V, unless otherwise noted.





At PRF = 100 Hz, 25% duty cycle,  $R_F$  = 500 kΩ, C<sub>F</sub> is adjusted to keep TIA time constant at 1/10th of sampling duration, All supplies at 3.3 V, 8-MHz external clock, CLKOUT tri-state, 1- $\mu$ F capacitor on TX\_REF and BG pins, detector C<sub>IN</sub> = 50 pF, TX\_REF = 0.5 V, ADC averaging = max allowed, and SNR in dBFS is noise referred to full-scale range of 2 V, unless otherwise noted.





At PRF = 100 Hz, 25% duty cycle,  $R_F$  = 500 kΩ,  $C_F$  is adjusted to keep TIA time constant at 1/10th of sampling duration, All supplies at 3.3 V, 8-MHz external clock, CLKOUT tri-state, 1-µF capacitor on TX\_REF and BG pins, detector  $C_{IN}$  = 50 pF, TX\_REF = 0.5 V, ADC averaging = max allowed, and SNR in dBFS is noise referred to full-scale range of 2 V, unless otherwise noted.





At PRF = 100 Hz, 25% duty cycle,  $R_F$  = 500 kΩ,  $C_F$  is adjusted to keep TIA time constant at 1/10th of sampling duration, All supplies at 3.3 V, 8-MHz external clock, CLKOUT tri-state, 1-µF capacitor on TX\_REF and BG pins, detector  $C_{IN}$  = 50 pF, TX\_REF = 0.5 V, ADC averaging = max allowed, and SNR in dBFS is noise referred to full-scale range of 2 V, unless otherwise noted.



Texas Instruments

# <span id="page-19-0"></span>**8 Detailed Description**

### <span id="page-19-1"></span>**8.1 Overview**

The AFE4403 is a complete analog front-end (AFE) solution targeted for pulse oximeter applications. The device consists of a low-noise receiver channel, an LED transmit section, and diagnostics for sensor and LED fault detection. To ease clocking requirements and provide the low-jitter clock to the AFE, an oscillator is also integrated that functions from an external crystal. The device communicates to an external microcontroller or host processor using an SPI interface. The *[Functional](#page-19-2) Block Diagram* section provides a detailed block diagram for the AFE4403. The blocks are described in more detail in the following sections.

### **8.2 Functional Block Diagram**

<span id="page-19-2"></span>



### <span id="page-20-0"></span>**8.3 Feature Description**

#### <span id="page-20-1"></span>**8.3.1 Receiver Channel**

This section describes the functionality of the receiver channel.

#### *8.3.1.1 Receiver Front-End*

The receiver consists of a differential current-to-voltage (I-V) transimpedance amplifier (TIA) that converts the input photodiode current into an appropriate voltage, as shown in [Figure](#page-20-2) 36. The feedback resistor of the amplifier  $(R_F)$  is programmable to support a wide range of photodiode currents. Available  $R_F$  values include: 1 MΩ, 500 kΩ, 250 kΩ, 100 kΩ, 50 kΩ, 25 kΩ, and 10 kΩ.

The device is ideally suited as a front-end for a PPG (photoplethysmography) application. In such an application, the light from the LED is reflected (or transmitted) from (or through) the various components inside the body (such as blood, tissue, and so forth) and are received by the photodiode. The signal received by the photodiode has three distinct components:

- 1. A pulsatile or ac component that arises as a result of the changes in blood volume through the arteries.
- 2. A constant dc signal that is reflected or transmitted from the time invariant components in the path of light. This constant dc component is referred to as the pleth signal.
- 3. Ambient light entering the photodiode.

The ac component is usually a small fraction of the pleth component, with the ratio referred to as the perfusion index (PI). Thus, the allowed signal chain gain is usually determined by the amplitude of the dc component.



**Figure 36. Receiver Front-End**

<span id="page-20-2"></span>The  $R_F$  amplifier and the feedback capacitor ( $C_F$ ) form a low-pass filter for the input signal current. Always ensure that the low-pass filter RC time constant has sufficiently high bandwidth (as shown by [Equation](#page-20-3) 1) because the input current consists of pulses. For this reason, the feedback capacitor is also programmable. Available  $C_F$ values include: 5 pF, 10 pF, 25 pF, 50 pF, 100 pF, and 250 pF. Any combination of these capacitors can also be used.

<span id="page-20-3"></span>
$$
R_F \times C_F \leq \frac{Rx \text{ Sample Time}}{10}
$$

(1)



The output voltage of the I-V amplifier includes the pleth component (the desired signal) and a component resulting from the ambient light leakage. The I-V amplifier is followed by the second stage, which consists of a current digital-to-analog converter (DAC) that sources the cancellation current and an amplifier that gains up the pleth component alone. The amplifier has five programmable gain settings: 0 dB, 3.5 dB, 6 dB, 9.5 dB, and 12 dB. The gained-up pleth signal is then low-pass filtered (500-Hz bandwidth) and buffered before driving a 22 bit ADC. The current DAC has a cancellation current range of 10 µA with 10 steps (1 µA each). The DAC value can be digitally specified with the SPI interface. Using ambient compensation with the ambient DAC allows the dc-biased signal to be centered to near mid-point of the amplifier (±0.9 V). Using the gain of the second stage allows for more of the available ADC dynamic range to be used.

The output of the ambient cancellation amplifier is separated into LED2 and LED1 channels. When LED2 is on, the amplifier output is filtered and sampled on capacitor  $C_{LED2}$ . Similarly, the LED1 signal is sampled on the  $C_{LED1}$  capacitor when LED1 is on. In between the LED2 and LED1 pulses, the idle amplifier output is sampled to estimate the ambient signal on capacitors  $C_{LED2\_amb}$  and  $C_{LED1\_amb}$ .

The sampling duration is termed the *Rx sample time* and is programmable for each signal, independently. The sampling can start after the I-V amplifier output is stable (to account for LED and cable settling times). The Rx sample time is used for all dynamic range calculations; the minimum time recommended is 50 µs. While the AFE4403 can support pulse widths lower than 50 us, having too low a pulse width could result in a degraded signal and noise from the photodiode.

A single, 22-bit ADC converts the sampled LED2, LED1, and ambient signals sequentially. Each conversion provides a single digital code at the ADC output. As discussed in the *[Receiver](#page-25-0) Timing* section, the conversions are meant to be staggered so that the LED2 conversion starts after the end of the LED2 sample phase, and so on.

Note that four data streams are available at the ADC output (LED2, LED1, ambient LED2, and ambient LED1) at the same rate as the pulse repetition frequency. The ADC is followed by a digital ambient subtraction block that additionally outputs the (LED2 – ambient LED2) and (LED1 – ambient LED1) data values.

The model of the photodiode and the connection to the TIA is shown in [Figure](#page-21-0) 37.



**Figure 37. TIA Block Diagram**

<span id="page-21-1"></span><span id="page-21-0"></span> $I_{in}$  is the signal current generated by the photodiode in response to the incident light.  $C_{in}$  is the zero-bias capacitance of the photodiode. The current-to-voltage gain in the TIA is given by [Equation](#page-21-1) 2:  $V_{TIA}$  (diff) =  $V_{TIA}^+ - V_{TIA}^- = 2 \times I_{in} \times R_F$  (2)



For example, for a photodiode current of  $I_{in} = 1$  μA and a TIA gain setting of R<sub>F</sub> = 100 kΩ, the differential output of the TIA is equal to 200 mV. The TIA has an operating range of ±1 V, and the ADC has an input full-scale range of  $\pm 1.2$  V (the extra margin is to prevent the ADC from saturating while operating the TIA at the fullest output range). Furthermore, because the PPG signal is one-sided, only one half of the full-scale is used. TI recommends operating the device at a dc level that is not more than 50% to 60% of the ADC full-scale. The margin allows for sudden changes in the signal level that might saturate the signal chain if operating too close to full-scale. Signal levels are shown in [Figure](#page-22-0) 38:



**Figure 38. Signal Levels in TIA and ADC**

<span id="page-22-0"></span>On startup, a gain calibration algorithm running on the microcontroller unit (MCU) can be used to monitor the dc level and adjusts the LED current and TIA gain to get close to the target dc level. In addition to a target dc level, a high and low threshold (for example 80% and 20% of full-scale) can be determined that can cause the algorithm to switch to a different TIA gain or LED current setting when the signal amplitude changes beyond these thresholds.

In heart rate monitoring (HRM) applications demanding small-form factors, the sensor size can be so small (and the signal currents so low) that they do not occupy even 50% of full-scale even with the highest TIA gain setting of 1 MΩ, which is the case for signal currents that are less than 300 nA. As such, experimentation with various use cases is essential in order to determine the optimal target value, as well as high and low thresholds. Also, by enabling the stage 2 and introducing additional gain (up to 12 dB), a few extra decibels of SNR can be achieved.

### *8.3.1.2 Ambient Cancellation Scheme and Second Stage Gain Block*

The receiver provides digital samples corresponding to ambient duration. The host processor (external to the AFE) can use these ambient values to estimate the amount of ambient light leakage. The processor must then set the value of the ambient cancellation DAC using the SPI, as shown in [Figure](#page-23-0) 39.



<span id="page-23-0"></span>**Figure 39. Ambient Cancellation Loop (Closed by the Host Processor)**



Using the set value, the ambient cancellation stage subtracts the ambient component and gains up only the pleth component of the received signal; see [Figure](#page-24-0) 40. The amplifier gain is programmable to 0 dB, 3.5 dB, 6 dB, 9.5 dB, and 12 dB.



<span id="page-24-0"></span>**Figure 40. Front-End (I-V Amplifier and Cancellation Stage)**

The differential output of the second stage is  $V_{\text{DIFF}}$ , as given by [Equation](#page-25-1) 3:

<span id="page-25-1"></span>
$$
V_{\text{DIFF}} = 2 \times \left[ \, I_{\text{PLETH}} \times \frac{R_{\text{F}}}{R_{\text{I}}} + I_{\text{AMB}} \times \frac{R_{\text{F}}}{R_{\text{I}}} - I_{\text{CANCEL}} \right] \times R_{\text{G}}
$$

where:

- $R_1 = 100 \text{ k}\Omega$ ,
- $I_{\text{PLETH}}$  = photodiode current pleth component,
- $\bullet$   $I_{\text{AMB}}$  = photodiode current ambient component, and
- $I_{CANCE}$  = the cancellation current DAC value (as estimated by the host processor). (3)

R<sub>G</sub> values with various gain settings are listed in [Table](#page-25-2) 1.

#### **Table 1. R<sup>G</sup> Values**

<span id="page-25-2"></span>

#### *8.3.1.3 Receiver Control Signals*

**LED2** sample phase (S<sub>LED2</sub> or S<sub>R</sub>): When this signal is high, the amplifier output corresponds to the LED2 ontime. The amplifier output is filtered and sampled into capacitor  $C_{LED2}$ . To avoid settling effects resulting from the LED or cable, program  $S_{LED2}$  to start after the LED turns on. This settling delay is programmable.

Ambient sample phase (S<sub>LED2\_amb</sub> or S<sub>R\_amb</sub>): When this signal is high, the amplifier output corresponds to the LED2 off-time and can be used to estimate the ambient signal (for the LED2 phase). The amplifier output is filtered and sampled into capacitor  $C_{LED2a}$ <sub>amb</sub>.

**LED1** sample phase (S<sub>LED1</sub> or S<sub>IR</sub>): When this signal is high, the amplifier output corresponds to the LED1 ontime. The amplifier output is filtered and sampled into capacitor  $C_{LED1}$ . To avoid settling effects resulting from the LED or cable, program  $S_{LED1}$  to start after the LED turns on. This settling delay is programmable.

Ambient sample phase (S<sub>LED1\_amb</sub> or S<sub>IR\_amb</sub>): When this signal is high, the amplifier output corresponds to the LED1 off-time and can be used to estimate the ambient signal (for the LED1 phase). The amplifier output is filtered and sampled into capacitor  $C_{LED1-amb}$ .

LED2 convert phase (CONV<sub>LED2</sub> or CONV<sub>R</sub>): When this signal is high, the voltage sampled on C<sub>LED2</sub> is buffered and applied to the ADC for conversion. At the end of the conversion, the ADC provides a single digital code corresponding to the LED2 sample.

**Ambient convert phases (CONVLED2\_amb or CONVR\_amb, CONVLED1\_ambor CONVIR\_amb):** When this signal is high, the voltage sampled on  $C_{LED2\_amb}$  (or  $C_{LED1\_amb}$ ) is buffered and applied to the ADC for conversion. At the end of the conversion, the ADC provides a single digital code corresponding to the ambient sample.

**LED1** convert phase (CONV<sub>LED1</sub> or CONV<sub>IR</sub>): When this signal is high, the voltage sampled on C<sub>LED1</sub> is buffered and applied to the ADC for conversion. At the end of the conversion, the ADC provides a single digital code corresponding to the LED1 sample.

#### <span id="page-25-0"></span>*8.3.1.4 Receiver Timing*

See [Figure](#page-26-0) 41 for a timing diagram detailing the control signals related to the LED on-time, Rx sample time, and the ADC conversion times for each channel. [Figure](#page-26-0) 41 shows the timing for a case where each phase occupies 25% of the pulse repetition period. However, this percentage is not a requirement. In cases where the device is operated with low pulse repetition frequency (PRF) or low LED pulse durations, the active portion of the pulse repetition period can be reduced. Using the dynamic power-down feature, the overall power consumption can be significantly reduced.





<span id="page-26-1"></span><span id="page-26-0"></span>NOTE: Relationship to the AFE4403 EVM is: LED1 = IR and LED2 = RED.

#### **Figure 41. Rx Timing Diagram**



## **8.3.2 Clocking and Timing Signal Generation**

The crystal oscillator generates a master clock signal using an external crystal. In the default mode, a divide-by-2 block converts the 8-MHz clock to 4 MHz, which is used by the AFE to operate the timer modules, ADC, and diagnostics. The 4-MHz clock is buffered and output from the AFE in order to clock an external microcontroller. The clocking functionality is shown in [Figure](#page-27-0) 42.



<span id="page-27-0"></span>**Figure 42. AFE Clocking**



To enable flexible clocking, the AFE4403 has a clock divider with programmable division ratios. While the default division ratio is divide-by-2, the clock divider can be programmed to select between ratios of 1, 2, 4, 6, 8, or 12. The division ratio should be selected based on the external clock input frequency such that the divided clock has a frequency close to 4 MHz. For this reason, CLKOUT is referred as a 4-MHz clock in this document. When operating with an external clock input, the divider is reset based on the RESET rising edge. [Figure](#page-28-0) 43 shows the case where the divider ratio is set to divide-by-2.



**Figure 43. Clock Divider Reset**

<span id="page-28-0"></span>The device supports both external clock mode as well as an internal clock mode with external crystal.

In the external clock mode, an external clock is input on the XIN pin and the device internally generates the internal clock (used by the timing engine and the ADC) by a programmable division ratio. After division, the internal clock should be within a range of 4 MHz to 6 MHz. The exact frequency of this divided clock is one of the pieces of information required to establish the heart rate being measured from the pulse data.

In internal clock mode, an external crystal (connected between XIN and XOUT) is used to generate the clock. To generate sustained oscillations, the oscillator within the AFE provides negative resistance to cancel out the ESR of the crystal. A good rule of thumb is to limit the ESR of the crystal to less than a third of the negative resistance achievable by the oscillator. [Figure](#page-28-1) 44 shows the connection of Crystal to AFE4403.



<span id="page-28-1"></span>**Figure 44. Connection of Crystal to AFE4403**

**ISTRUMENTS** 

ZHCSCL7B –MAY 2014–REVISED JULY 2014 **[www.ti.com.cn](http://www.ti.com.cn)**

In [Figure](#page-28-1) 44 the crystal is characterized by a capacitance,  $C_{\rm sh}$  (shunt capacitance of the crystal) and an equivalent series resistance (ESR). C1 and C2 are external capacitors added at the XIN and XOUT pins.

<span id="page-29-0"></span>The negative resistance achievable from the internal oscillator is given by [Equation](#page-29-0) 4:

 $R = -1 / (2 × ω × C<sub>sh</sub> × [1 + C<sub>sh</sub> / C<sub>L</sub>])$ 

where

- $C_L = (C1 \times C2) / (C1 + C2),$
- ω is the frequency of oscillation in rads,
- $\bullet$   $\mathsf{C}_{\text{sh}}$  is the shunt capacitor of the crystal, and
- C1, C2 are the capacitors to ground from the XIN, XOUT pins. A value of approximately 15 pF is recommended for C1, C2.  $(4)$

For example, with  $C_{sh} = 8$  pF, C1 = C2 = 15 pF, and a frequency of 8 MHz, the result is [Equation](#page-29-1) 5:

<span id="page-29-1"></span> $R = -600 Ω$  (5)

Thus, the crystal ESR is limited to less than approximately 200  $\Omega$ .

TI highly recommends that a single clock source be used to generate the clock required by the AFE as well as the clock needed by the microcontroller (MCU). If an independent clock source is used by the MCU, then any energy coupling into the AFE supply or ground or input pins can cause aliased spurious tones close to the heart rate being measured. To enable operation with the single clock source between the AFE and the MCU, two options are possible:

- 1. **AFE clock as master:** The AFE uses a crystal to generate its clock. CLKOUT from the AFE is used as the input clock for the MCU.
- 2. **MCU clock as master:** The AFE operates with an external clock provided by the MCU.

Note that the switching of CLKOUT consumes power. Thus, if CLKOUT is not used, it can be shut off using the CLKOUT\_TRI bit.

#### **8.3.3 Timer Module**

See [Figure](#page-30-0) 45 for a timing diagram detailing the various timing edges that are programmable using the timer module. The rising and falling edge positions of 11 signals can be controlled. The module uses a single 16-bit counter (running off of the 4-MHz clock) to set the time-base.

All timing signals are set with reference to the pulse repetition period (PRP). Therefore, a dedicated compare register compares the 16-bit counter value with the reference value specified in the PRF register. Every time that the 16-bit counter value is equal to the reference value in the PRF register, the counter is reset to 0.

Texas **INSTRUMENTS** 



<span id="page-30-0"></span>NOTE: Programmable edges are shown in blue and red.

#### **Figure 45. AFE Control Signals**

**NSTRUMENTS** 

Texas

For the timing signals in [Figure](#page-26-0) 41, the start and stop edge positions are programmable with respect to the PRF period. Each signal uses a separate timer compare module that compares the counter value with preprogrammed reference values for the start and stop edges. All reference values can be set using the SPI interface.

After the counter value has exceeded the stop reference value, the output signal is set. When the counter value equals the stop reference value, the output signal is reset. [Figure](#page-31-0) 46 shows a diagram of the timer compare register. With a 4-MHz clock, the edge placement resolution is 0.25 µs.



Timer Compare Register

**Figure 46. Compare Register**

<span id="page-31-0"></span>The ADC conversion signal requires four pulses in each PRF clock period. Timer compare register 11 uses four sets of start and stop registers to control the ADC conversion signal, as shown in [Figure](#page-31-1) 47.



**Figure 47. Timer Module**

### <span id="page-31-1"></span>*8.3.3.1 Using the Timer Module*

The timer module registers can be used to program the start and end instants in units of 4-MHz clock cycles. These timing instants and the corresponding registers are listed in [Table](#page-32-0) 2.



Note that the device does not restrict the values in these registers; thus, the start and end edges can be positioned anywhere within the pulse repetition period. Care must be taken by the user to program suitable values in these registers to avoid overlapping the signals and to make sure none of the edges exceed the value programmed in the PRP register. Writing the same value in the start and end registers results in a pulse duration of one clock cycle. The following steps describe the timer sequencing configuration:

- 1. With respect to the start of the PRP period (indicated by timing instant  $t_0$  in [Figure](#page-33-0) 48), the following sequence of conversions must be followed in order: convert LED2  $\rightarrow$  LED2 ambient  $\rightarrow$  LED1  $\rightarrow$  LED1 ambient.
- 2. Also, starting from  $t_0$ , the sequence of sampling instants must be staggered with respect to the respective conversions as follows: sample LED2 ambient  $\rightarrow$  LED1  $\rightarrow$  LED1 ambient  $\rightarrow$  LED2.
- 3. Finally, align the edges for the two LED pulses with the respective sampling instants.

<span id="page-32-0"></span>

#### **Table 2. Clock Edge Mapping to SPI Registers**

(1) Any pulse can be set to zero width by making its start value higher than the end value.

(2) Values are based off of a pulse repetition frequency (PRF) = 500 Hz and duty cycle =  $25\%$ .

(3) See [Figure](#page-34-0) 49, note 2 for the effect of the ADC reset time crosstalk.





(1)  $RED = LED2$ ,  $IR = LED1$ .

<span id="page-33-0"></span>(2) A low ADC reset time can result in a small component of the LED signal leaking into the ambient phase. With an ADC reset of two clock cycles, a –60-dB leakage is expected. In many cases, this leakage does not affect system performance. However, if this crosstalk must be completely eliminated, a longer ADC reset time of approximately six clock cycles is recommended for  $t_{22}$ ,  $t_{24}$ ,  $t_{26}$ , and  $t_{28}$ .

# **Figure 48. Programmable Clock Edges(1)(2)**





(1)  $RED = LED2$ ,  $IR = LED1$ .

<span id="page-34-0"></span>(2) A low ADC reset time can result in a small component of the LED signal leaking into the ambient phase. With an ADC reset of two clock cycles, a –60-dB leakage is expected. In many cases, this leakage does not affect system performance. However, if this crosstalk must be completely eliminated, a longer ADC reset time of approximately six clock cycles is recommended for  $t_{22}$ ,  $t_{24}$ ,  $t_{26}$ , and  $t_{28}$ .

**Figure 49. Relationship Between the ADC Reset and ADC Conversion Signals(1)(2)**



#### **8.3.4 Receiver Subsystem Power Path**

The block diagram in [Figure](#page-35-0) 50 shows the AFE4403 Rx subsystem power routing. Internal LDOs running off RX\_ANA\_SUP and RX\_DIG\_SUP generate the 1.8-V supplies required to drive the internal blocks. The two receive supplies could be shorted to a single supply on the board.



**Figure 50. Receive Subsystem Power Routing**

### <span id="page-35-0"></span>**8.3.5 Transmit Section**

The transmit section integrates the LED driver and the LED current control section with 8-bit resolution.

The RED and IR LED reference currents can be independently set. The current source ( $I_{LED}$ ) locally regulates and ensures that the actual LED current tracks the specified reference. The transmitter section uses an internal 0.25-V reference voltage for operation. This reference voltage is available on the TX\_REF pin and must be decoupled to ground with a 2.2-μF capacitor. The TX\_REF voltage is derived from the TX\_CTRL\_SUP. The TX\_REF voltage can be programmed from 0.25 V to 1 V. A lower TX\_REF voltage allows a lower voltage to be supported on LED\_DRV\_SUP. However, the transmitter dynamic range falls in proportion to the voltage on TX, REF. Thus, a TX, REF setting of 0.5 V gives a 6-dB lower transmitter dynamic range as compared to a 1-V setting on TX\_REF, and a 6-dB higher transmitter dynamic range as compared to a 0.25-V setting on TX\_REF.

Note that reducing the value of the band-gap reference capacitor on the BG pin reduces the time required for the device to wake-up and settle. However, this reduction in time is a trade-off between wake-up time and noise performance.For example, reducing the value of the capacitors on the BG and TX\_REF pins from 2.2 uF to 0.1 uF reduces the wake-up time (from complete power-down) from 1000 ms to 100 ms, but results in a few decibels of degradation in the transmitter dynamic range.

The minimum LED\_DRV\_SUP voltage required for operation depends on:

- Voltage drop across the LED  $(V_{LED})$ ,
- Voltage drop across the external cable, connector, and any other component in series with the LED ( $V_{CAB|E}$ ), and
- Transmitter reference voltage.

See the [Recommended](#page-5-0) Operating Conditions table for further details.

Two LED driver schemes are supported:

- An H-bridge drive for a two-terminal back-to-back LED package; see [Figure](#page-36-0) 51.
- A push-pull drive for a three-terminal LED package; see [Figure](#page-37-0) 52.




**Figure 51. Transmit: H-Bridge Drive**

**[AFE4403](http://www.ti.com.cn/product/cn/afe4403?qgpn=afe4403)** ZHCSCL7B –MAY 2014–REVISED JULY 2014 **[www.ti.com.cn](http://www.ti.com.cn)**

Texas **NSTRUMENTS** 



**Figure 52. Transmit: Push-Pull LED Drive for Common Anode LED Configuration**



#### *8.3.5.1 Third LED Support*

A third LED can be optionally connected on the TX3 pin, as shown in [Figure](#page-38-0) 53. An example application involving a third LED is where the Red and IR LEDs are connected on the TXP, TXN pins for pulse oximeter applications and a third LED (for example a Green LED) is connected on the TX3 pin for a heart rate monitoring application. The third LED can be connected only in common anode configuration. By programming the TX3\_MODE register bit, the timing engine controls on TXP can be transferred to the TX3 pin. In this mode, the register bits that indicate the diagnostic results on the TXP pin now indicate the diagnostic results on the TX3 pin. The selection between using TX3 versus using TXP, TXN is intended as a static mode selection as opposed to a dynamic switching selection. A typical time delay of approximately 20 ms is required for the receive channel to settle after a change to the TX3\_MODE setting. During this transition time, the receive signal chain should be active so that the filters are able to settle to the new signal level from the third LED.



<span id="page-38-0"></span>**Figure 53. Multiplexing Third LED**

**[AFE4403](http://www.ti.com.cn/product/cn/afe4403?qgpn=afe4403)**

ZHCSCL7B –MAY 2014–REVISED JULY 2014 **[www.ti.com.cn](http://www.ti.com.cn)**

**STRUMENTS** 

EXAS

# *8.3.5.2 Transmitter Power Path*

The block diagram in [Figure](#page-39-0) 54 shows the AFE4403 Tx subsystem power routing.



**Figure 54. Transmit Subsystem Power Routing**

### <span id="page-39-0"></span>*8.3.5.3 LED Power Reduction During Periods of Inactivity*

The diagram in [Figure](#page-39-1) 55 shows how LED bias current passes 50 µA whenever LED ON occurs. In order to minimize power consumption in periods of inactivity, the LED\_ON control must be turned off. Furthermore, the TIMEREN bit in the CONTROL1 register should be disabled by setting the value to 0.

Note that depending on the LEDs used, the LED may sometimes appear dimly lit even when the LED current is set to 0 mA. This appearance is because of the switching leakage currents (as shown in [Figure](#page-39-1) 55) inherent to the timer function. The dimmed appearance does not effect the ambient light level measurement because during the ambient cycle, LED\_ON is turned off for the duration of the ambient measurement.

<span id="page-39-1"></span>

**Figure 55. LED Bias Current**



#### *8.3.5.4 LED Configurations*

Multiple LED configurations are possible with the AFE4403.

**Case 1:** Red, IR LEDs in the common anode configuration for SPO2 and a Green LED for the HRM. [Figure](#page-40-0) 56 shows the common anode configuration for this case. [Figure](#page-40-1) 57 shows the configuration for HRM mode.



**Figure 56. SPO2 Application, Common Anode Configuration**



<span id="page-40-1"></span>**Figure 57. HRM Application Using the Third LED (Optional use of the IR LED)**

<span id="page-40-0"></span>**HRM mode:** Set TX3\_MODE = 1.

EXAS **ISTRUMENTS** 

**Case 2:** Red, IR LEDs in an H-bridge configuration for SPO2 and a Green LED for the HRM. The H-bridge configuration for this case is shown in [Figure](#page-41-0) 58. [Figure](#page-41-1) 59 shows the configuration for HRM mode.

# **SPO2 mode:** Set TX3\_MODE = 0.



**Figure 58. SPO2 Application, H-Bridge Configuration**

<span id="page-41-0"></span>



<span id="page-41-1"></span>



**Case 3:** Driving two LEDs simultaneously for HRM.

Some sensor modules have two LEDs on either side of the photodiode to make the illumination more uniform. The two LEDs can be connected in parallel, as shown in [Figure](#page-42-0) 60.

The connection shown in [Figure](#page-42-0) 60 results in an equal split of the current between the two LEDs if their forward voltages are exactly matched. High mismatch in the forward voltages of the two LEDs can cause one of them to consume the majority of the current.



<span id="page-42-0"></span>**Figure 60. Using Two Parallel LEDs for an HRM Application**

**EXAS NSTRUMENTS** 

**Case 4:** Driving two LEDs separated in time for HRM.

The two LEDs can also be driven as shown in [Figure](#page-43-0) 61.

While this mode of driving the two LEDs does not drive them simultaneously, there are two advantages in this case. First, the full current is available for driving each LED. Secondly, the mismatch in the forward voltages between the two LEDs does not play a role.



<span id="page-43-0"></span>**Figure 61. Using Two Parallel LEDs for an HRM Application with Separation in Timing**



# **8.4 Device Functional Modes**

### **8.4.1 ADC Operation and Averaging Module**

After the falling edge of the ADC reset signal, the ADC conversion phase starts (refer to [Figure](#page-34-0) 49). Each ADC conversion takes 50 µs.

The ADC operates with averaging. The averaging module averages multiple ADC samples and reduces noise to improve dynamic range. [Figure](#page-44-0) 62 shows a diagram of the averaging module. The ADC output is a 22-bit code that is obtained by discarding the two MSBs of the 24-bit registers (for example the register with address 2Ah), as shown in [Figure](#page-44-1) 63.



**Figure 62. Averaging Module**

#### **Figure 63. 22-Bit Word**

<span id="page-44-1"></span><span id="page-44-0"></span>

[Table](#page-44-2) 3 shows the mapping of the input voltage to the ADC to its output code.

#### **Table 3. ADC Input Voltage Mapping**

<span id="page-44-2"></span>

The data format is binary twos complement format, MSB-first. Because the TIA has a full-scale range of  $\pm 1$  V, TI recommends that the input to the ADC does not exceed ±1 V, which is approximately 80% of its full-scale.

In cases where having the processor read the data as a 24-bit word instead of a 22-bit word is more convenient, the entire register can be mapped to the input level as shown in [Figure](#page-44-3) 64.

#### **Figure 64. 24-Bit Word**

<span id="page-44-3"></span>

[Table](#page-45-0) 4 shows the mapping of the input voltage to the ADC to its output code when the entire 24-bit word is considered.

<span id="page-45-0"></span>

# **Table 4. Input Voltage Mapping**

Now the data can be considered as a 24-bit data in binary twos complement format, MSB-first. The advantage of using the entire 24-bit word is that the ADC output is correct, even when the input is over the normal operating range.

# *8.4.1.1 Operation Without Averaging*

In this mode, the ADC outputs a digital sample one time for every 50 µs. Consider a case where the ADC\_RDY signals are positioned at 25%, 50%, 75%, and 100% points in the pulse repetition period. At the next rising edge of the ADC reset signal, the first 22-bit conversion value is written into the result registers sequentially as follows (see [Figure](#page-46-0) 65):

- At the 25% reset signal, the first 22-bit ADC sample is written to register 2Ah.
- At the 50% reset signal, the first 22-bit ADC sample is written to register 2Bh.
- At the 75% reset signal, the first 22-bit ADC sample is written to register 2Ch.
- At the next 0% reset signal, the first 22-bit ADC sample is written to register 2Dh. The contents of registers 2Ah and 2Bh are written to register 2Eh and the contents of registers 2Ch and 2Dh are written to register 2Fh.

At the rising edge of the ADC\_RDY signal, the contents of all six result registers can be read out.

# *8.4.1.2 Operation With Averaging*

In this mode, all ADC digital samples are accumulated and averaged after every 50 µs. At the next rising edge of the ADC reset signal, the average value (22-bit) is written into the output registers sequentially, as follows (see [Figure](#page-47-0) 66):

- At the 25% reset signal, the averaged 22-bit word is written to register 2Ah.
- At the 50% reset signal, the averaged 22-bit word is written to register 2Bh.
- At the 75% reset signal, the averaged 22-bit word is written to register 2Ch.
- At the next 0% reset signal, the averaged 22-bit word is written to register 2Dh. The contents of registers 2Ah and 2Bh are written to register 2Eh and the contents of registers 2Ch and 2Dh are written to register 2Fh.

At the rising edge of the ADC\_RDY signal, the contents of all six result registers can be read out.

The number of samples to be used per conversion phase is specified in the CONTROL1 register (NUMAV[7:0]). The user must specify the correct value for the number of averages, as described in [Equation](#page-45-1) 6:

<span id="page-45-1"></span>NUMAV[7:0] + 1 = 
$$
\left(\frac{0.25 \times \text{Pulse Repetition Period}}{50 \text{ }\mu\text{s}}\right) - 1
$$

(6)

Note that the 50-µs factor corresponds to a case where the internal clock of the AFE (after division) is exactly equal to 4 MHz. The factor scales linearly with the clock period being used.

When the number of averages is 0, the averaging is disabled and only one ADC sample is written to the result registers.

Note that the number of average conversions is limited by 25% of the PRF. For example, eight samples can be averaged with PRF =  $625$  Hz, and four samples can be averaged with PRF =  $1250$  Hz.





<span id="page-46-0"></span>**Figure 65. ADC Data Without Averaging (When Number of Averages = 0)**

**[AFE4403](http://www.ti.com.cn/product/cn/afe4403?qgpn=afe4403)**





<span id="page-47-0"></span>NOTE: Example is with three averages. The value of the NUMAVG[7:0] register bits = 2.

**Figure 66. ADC Data with Averaging Enabled**



#### *8.4.1.3 Dynamic Power-Down Mode*

When operated at low PRF, a dynamic power-down mode can be optionally enabled to shut off blocks during a portion of each period. This operation is illustrated in [Figure](#page-48-0) 67. The dynamic power-down signal (called PDN\_CYCLE) can be internally generated using the timing controller. PDN\_CYCLE can be used to shut off power to internal blocks during the unused section within each pulse repetition period.



**Figure 67. Dynamic Power-Down Mode Timing**

<span id="page-48-0"></span> $t_1$  and  $t_2$  denote the timing margin between the active portion of the period and the dynamic power-down signal. TI recommends setting  $t_1 > 50$  us and  $t_2 > 200$  us in order to ensure sufficient time for the shutdown blocks to recover from power-down. By choosing the blocks that are shut down during dynamic power-down, a power savings of anywhere between 35% to 70% power can be achieved when the PDN\_CYCLE phase is active.

The sequence of the convert phases within a pulse repetition period should be as follows: LED2 (Red)  $\rightarrow$ Ambient 2  $\rightarrow$  LED1 (IR)  $\rightarrow$  Ambient 1. The sample phases must precede the corresponding convert phase. Also note that the ADC\_RDY signal comes at the beginning of the pulse repetition period. Thus, the contents of the registers must be read before the completion of the first conversion phase in the pulse repetition period. These contents correspond to the samples of the four phases from the previous pulse repetition period.

The DYNAMIC1, DYNAMIC2, DYNAMIC3, and DYNAMIC4 bits determine which blocks are powered down during the dynamic power-down state (when PDN CYCLE is high). For maximum power saving, all four bits can be set to 1. TI recommends setting  $t_1$  to greater than 100 µs and  $t_2$  to greater than 200 µs to ensure that the blocks recover from power-down in time for the next cycle.



The bit corresponding to the TIA power-down (DYNAMIC3) needs a bit more consideration. When the TIA is powered down, the TIA no longer maintains the bias across the photodiode output. This loss of bias can cause the photodiode output voltage to drift from the normal value. The recovery time constant associated with the photodiode returning to a proper bias condition (when the TIA is powered back on) is approximately equal to 2  $\times$  $C_{\text{PD}} \times R_F$ , where  $C_{\text{PD}}$  is the effective differential capacitance of the photodiode and  $R_F$  is the TIA gain setting. This consideration might result in a different choice for the value of  $t_2$ .

#### **8.4.2 Diagnostics**

The device includes diagnostics to detect open or short conditions of the LED and photosensor, LED current profile feedback, and cable on or off detection.

#### *8.4.2.1 Photodiode-Side Fault Detection*

[Figure](#page-49-0) 68 shows the diagnostic for the photodiode-side fault detection.



<span id="page-49-0"></span>**Figure 68. Photodiode Diagnostic**



# *8.4.2.2 Transmitter-Side Fault Detection*

[Figure](#page-50-0) 69 shows the diagnostic for the transmitter-side fault detection.



<span id="page-50-0"></span>**Figure 69. Transmitter Diagnostic**

### *8.4.2.3 Diagnostics Module*

The diagnostics module, when enabled, checks for nine types of faults sequentially. The results of all faults are latched in 11 separate flags.

The status of all flags can also be read using the SPI interface. [Table](#page-51-0) 5 details each fault and flag used. Note that the diagnostics module requires all AFE blocks to be enabled in order to function reliably.

<span id="page-51-0"></span>

# **Table 5. Fault and Flag Diagnostics(1)**

(1) Resistances below 10 kΩ are considered to be shorted.



[Figure](#page-52-0) 70 shows the timing for the diagnostic function.



**Figure 70. Diagnostic Timing Diagram**

<span id="page-52-0"></span>By default, the diagnostic function takes  $t_{D|AG}$  = 16 ms to complete. After the diagnostics function completes, the AFE4403 filter must be allowed time to settle. See the *Electrical Characteristics* for the filter settling time.

# **8.5 Programming**

### **8.5.1 Serial Programming Interface**

<span id="page-52-2"></span>The SPI-compatible serial interface consists of four signals: SCLK (serial clock), SPISOMI (serial interface data output), SPISIMO (serial interface data input), and SPISTE (serial interface enable).

The serial clock (SCLK) is the serial peripheral interface (SPI) serial clock. SCLK shifts in commands and shifts out data from the device. SCLK features a Schmitt-triggered input and clocks data out on the SPISOMI. Data are clocked in on the SPISIMO pin. Even though the input has hysteresis, TI recommends keeping SCLK as clean as possible to prevent glitches from accidentally shifting the data. When the serial interface is idle, hold SCLK low.

The SPI serial out master in (SPISOMI) pin is used with SCLK to clock out the AFE4403 data. The SPI serial in master out (SPISIMO) pin is used with SCLK to clock in data to the AFE4403. The SPI serial interface enable (SPISTE) pin enables the serial interface to clock data on the SPISIMO pin in to the device.

### **8.5.2 Reading and Writing Data**

The device has a set of internal registers that can be accessed by the serial programming interface formed by the SPISTE, SCLK, SPISIMO, and SPISOMI pins.

### <span id="page-52-1"></span>*8.5.2.1 Writing Data*

The SPI\_READ register bit must be first set to 0 before writing to a register. When SPISTE is low:

- Serially shifting bits into the device is enabled.
- Serial data (on the SPISIMO pin) are latched at every SCLK rising edge.
- The serial data are loaded into the register at every 32nd SCLK rising edge.

#### **[AFE4403](http://www.ti.com.cn/product/cn/afe4403?qgpn=afe4403)** ZHCSCL7B –MAY 2014–REVISED JULY 2014 **[www.ti.com.cn](http://www.ti.com.cn)**



# **Programming (continued)**

In case the word length exceeds a multiple of 32 bits, the excess bits are ignored. Data can be loaded in multiples of 32-bit words within a single active SPISTE pulse. The first eight bits form the register address and the remaining 24 bits form the register data. [Figure](#page-53-0) 71 shows an SPI timing diagram for a single write operation. For multiple read and write cycles, refer to the *[Multiple](#page-55-0) Data Reads and Writes* section.

<span id="page-53-0"></span>

<span id="page-54-1"></span>

#### **Programming (continued)**

#### *8.5.2.2 Reading Data*

The SPI\_READ register bit must be first set to 1 before reading from a register. The AFE4403 includes a mode where the contents of the internal registers can be read back on the SPISOMI pin. This mode may be useful as a diagnostic check to verify the serial interface communication between the external controller and the AFE. To enable this mode, first set the SPI\_READ register bit using the SPI write command, as described in the *[Writing](#page-52-1) [Data](#page-52-1)* section. In the next command, specify the SPI register address with the desired content to be read. Within the same SPI command sequence, the AFE outputs the contents of the specified register on the SPISOMI pin. [Figure](#page-54-0) 72 shows an SPI timing diagram for a single read operation. For multiple read and write cycles, refer to the *[Multiple](#page-55-0) Data Reads and Writes* section.



- (1) The SPI\_READ register bit must be enabled before attempting a serial readout from the AFE.
- (2) Specify the register address of the content that must be readback on bits A[7:0].
- <span id="page-54-0"></span>(3) The AFE outputs the contents of the specified register on the SPISOMI pin.

### **Figure 72. AFE SPI Read Timing Diagram**



# *8.5.2.3 Multiple Data Reads and Writes*

The device includes functionality where multiple read and write operations can be performed during a single SPISTE event. To enable this functionality, the first eight bits determine the register address to be written and the remaining 24 bits determine the register data. Perform two writes with the SPI read bit enabled during the second write operation in order to prepare for the read operation, as described in the *[Writing](#page-52-2) Data* section. In the next command, specify the SPI register address with the desired content to be read. Within the same SPI command sequence, the AFE outputs the contents of the specified register on the SPISOMI pin. This functionality is described in the *[Writing](#page-52-2) Data* and *[Reading](#page-54-1) Data* sections. [Figure](#page-55-1) 73 shows a timing diagram for the SPI multiple read and write operations.

<span id="page-55-0"></span>

<span id="page-55-1"></span>



# **[AFE4403](http://www.ti.com.cn/product/cn/afe4403?qgpn=afe4403) [www.ti.com.cn](http://www.ti.com.cn)** ZHCSCL7B –MAY 2014–REVISED JULY 2014

### *8.5.2.4 Register Initialization*

After power-up, the internal registers **must** be initialized to the default values. This initialization can be done in one of two ways:

- Through a hardware reset by applying a low-going pulse on the RESET pin, or
- By applying a software reset. Using the serial interface, set SW\_RESET (bit D3 in register 00h) high. This setting initializes the internal registers to the default values and then self-resets to 0. In this case, the RESET pin is kept high (inactive).

### *8.5.2.5 AFE SPI Interface Design Considerations*

Note that when the AFE4403 is deselected, the SPISOMI, CLKOUT, ADC\_RDY, and DIAG\_END digital output pins do not enter a 3-state mode. This condition, therefore, must be taken into account when connecting multiple devices to the SPI port and for power-management considerations. In order to avoid loading the SPI bus when multiple devices are connected, the SOMI\_TRI register bit must be to 1 whenever the AFE SPI is inactive. The DIGOUT\_TRISTATE register bit must be set to 1 to tri-state the ADC\_RDY and DIAG END pins. The CLKOUT TRI register bit must be set to 1 to put the CLKOUT buffer in tri-state mode.

# **8.6 Register Maps**

# **8.6.1 AFE Register Map**

The AFE consists of a set of registers that can be used to configure it, such as receiver timings, I-V amplifier settings, transmit LED currents, and so forth. The registers and their contents are listed in [Table](#page-57-0) 6. These registers can be accessed using the AFE SPI interface.

<span id="page-57-0"></span>



(1)  $R =$  read only,  $R/W =$  read or write,  $N/A =$  not available, and  $W =$  write only.





# Texas<br>Instruments

# **[AFE4403](http://www.ti.com.cn/product/cn/afe4403?qgpn=afe4403)** ZHCSCL7B –MAY 2014–REVISED JULY 2014 **[www.ti.com.cn](http://www.ti.com.cn)**



# **Table 6. AFE Register Map (continued)**

#### **8.6.2 AFE Register Description**



#### **Figure 74. CONTROL0: Control Register 0 (Address = 00h, Reset Value = 0000h)**

This register is write-only. CONTROL0 is used for AFE software and count timer reset, diagnostics enable, and SPI read functions.



### **Figure 75. LED2STC: Sample LED2 Start Count Register (Address = 01h, Reset Value = 0000h)**



This register sets the start timing value for the LED2 signal sample.

# **Bits 23:16 Must be 0**

# **Bits 15:0 LED2STC[15:0]: Sample LED2 start count**

The contents of this register can be used to position the start of the sample LED2 signal with respect to the pulse repetition period (PRP), as specified in the PRPCOUNT register. The count is specified as the number of

4-MHz clock cycles. Refer to the *Using the Timer [Module](#page-31-0)* section for details.

# **Figure 76. LED2ENDC: Sample LED2 End Count Register (Address = 02h, Reset Value = 0000h)**



This register sets the end timing value for the LED2 signal sample.

# **Bits 23:16 Must be 0**

# **Bits 15:0 LED2ENDC[15:0]: Sample LED2 end count**

The contents of this register can be used to position the end of the sample LED2 signal with respect to the PRP, as specified in the PRPCOUNT register. The count is specified as the number of 4-MHz clock cycles. Refer to the *Using the Timer [Module](#page-31-0)* section for details.





This register sets the start timing value for when the LED2 signal turns on.

# **Bits 23:16 Must be 0**

# **Bits 15:0 LED2LEDSTC[15:0]: LED2 start count**

The contents of this register can be used to position the start of the LED2 with respect to the PRP, as specified in the PRPCOUNT register. The count is specified as the number of 4- MHz clock cycles. Refer to the *Using the Timer [Module](#page-31-0)* section for details.

**Figure 78. LED2LEDENDC: LED2 LED End Count Register (Address = 04h, Reset Value = 0000h)**



This register sets the end timing value for when the LED2 signal turns off.

### **Bits 23:16 Must be 0**

### **Bits 15:0 LED2LEDENDC[15:0]: LED2 end count**

The contents of this register can be used to position the end of the LED2 signal with respect to the PRP, as specified in the PRPCOUNT register. The count is specified as the number of 4-MHz clock cycles. Refer to the *Using the Timer [Module](#page-31-0)* section for details.

### **Figure 79. ALED2STC: Sample Ambient LED2 Start Count Register (Address = 05h, Reset Value = 0000h)**



This register sets the start timing value for the ambient LED2 signal sample.

#### **Bits 23:16 Must be 0**

#### **Bits 15:0 ALED2STC[15:0]: Sample ambient LED2 start count**

The contents of this register can be used to position the start of the sample ambient LED2 signal with respect to the PRP, as specified in the PRPCOUNT register. The count is specified as the number of 4-MHz clock cycles. Refer to the *Using the Timer [Module](#page-31-0)* section for details.

#### **Figure 80. ALED2ENDC: Sample Ambient LED2 End Count Register (Address = 06h, Reset Value = 0000h)**



This register sets the end timing value for the ambient LED2 signal sample.

#### **Bits 23:16 Must be 0**

#### **Bits 15:0 ALED2ENDC[15:0]: Sample ambient LED2 end count**

The contents of this register can be used to position the end of the sample ambient LED2 signal with respect to the PRP, as specified in the PRPCOUNT register. The count is specified as the number of 4-MHz clock cycles. Refer to the *Using the Timer [Module](#page-31-0)* section for details.





This register sets the start timing value for the LED1 signal sample.

# **Bits 23:17 Must be 0**

#### **Bits 16:0 LED1STC[15:0]: Sample LED1 start count**

The contents of this register can be used to position the start of the sample LED1 signal with respect to the PRP, as specified in the PRPCOUNT register. The count is specified as the number of

4-MHz clock cycles. Refer to the *Using the Timer [Module](#page-31-0)* section for details.

### **Figure 82. LED1ENDC: Sample LED1 End Count (Address = 08h, Reset Value = 0000h)**



This register sets the end timing value for the LED1 signal sample.

### **Bits 23:17 Must be 0**

### **Bits 16:0 LED1ENDC[15:0]: Sample LED1 end count**

The contents of this register can be used to position the end of the sample LED1 signal with respect to the PRP, as specified in the PRPCOUNT register. The count is specified as the number of

4-MHz clock cycles. Refer to the *Using the Timer [Module](#page-31-0)* section for details.





This register sets the start timing value for when the LED1 signal turns on.

# **Bits 23:16 Must be 0**

# **Bits 15:0 LED1LEDSTC[15:0]: LED1 start count**

The contents of this register can be used to position the start of the LED1 signal with respect to the PRP, as specified in the PRPCOUNT register. The count is specified as the number of 4-MHz clock cycles. Refer to the *Using the Timer [Module](#page-31-0)* section for details.

### **Figure 84. LED1LEDENDC: LED1 LED End Count Register (Address = 0Ah, Reset Value = 0000h)**



This register sets the end timing value for when the LED1 signal turns off.

### **Bits 23:16 Must be 0**

### **Bits 15:0 LED1LEDENDC[15:0]: LED1 end count**

The contents of this register can be used to position the end of the LED1 signal with respect to the PRP, as specified in the PRPCOUNT register. The count is specified as the number of 4-MHz clock cycles. Refer to the *Using the Timer [Module](#page-31-0)* section for details.

### **Figure 85. ALED1STC: Sample Ambient LED1 Start Count Register (Address = 0Bh, Reset Value = 0000h)**



This register sets the start timing value for the ambient LED1 signal sample.

#### **Bits 23:16 Must be 0**

#### **Bits 15:0 ALED1STC[15:0]: Sample ambient LED1 start count**

The contents of this register can be used to position the start of the sample ambient LED1 signal with respect to the PRP, as specified in the PRPCOUNT register. The count is specified as the number of 4-MHz clock cycles. Refer to the *Using the Timer [Module](#page-31-0)* section for details.

#### **Figure 86. ALED1ENDC: Sample Ambient LED1 End Count Register (Address = 0Ch, Reset Value = 0000h)**



This register sets the end timing value for the ambient LED1 signal sample.

#### **Bits 23:16 Must be 0**

#### **Bits 15:0 ALED1ENDC[15:0]: Sample ambient LED1 end count**

The contents of this register can be used to position the end of the sample ambient LED1 signal with respect to the PRP, as specified in the PRPCOUNT register. The count is specified as the number of 4-MHz clock cycles. Refer to the *Using the Timer [Module](#page-31-0)* section for details.





This register sets the start timing value for the LED2 conversion.

# **Bits 23:16 Must be 0**

#### **Bits 15:0 LED2CONVST[15:0]: LED2 convert start count**

The contents of this register can be used to position the start of the LED2 conversion signal with respect to the PRP, as specified in the PRPCOUNT register. The count is specified as the number of 4-MHz clock cycles. Refer to the *Using the Timer [Module](#page-31-0)* section for details.

# **Figure 88. LED2CONVEND: LED2 Convert End Count Register (Address = 0Eh, Reset Value = 0000h)**



This register sets the end timing value for the LED2 conversion.

# **Bits 23:16 Must be 0**

# **Bits 15:0 LED2CONVEND[15:0]: LED2 convert end count**

The contents of this register can be used to position the end of the LED2 conversion signal with respect to the PRP, as specified in the PRPCOUNT register. The count is specified as the number of 4-MHz clock cycles. Refer to the *Using the Timer [Module](#page-31-0)* section for details.

#### **Figure 89. ALED2CONVST: LED2 Ambient Convert Start Count Register (Address = 0Fh, Reset Value = 0000h)**



This register sets the start timing value for the ambient LED2 conversion.

# **Bits 23:16 Must be 0**

# **Bits 15:0 ALED2CONVST[15:0]: LED2 ambient convert start count**

The contents of this register can be used to position the start of the LED2 ambient conversion signal with respect to the PRP, as specified in the PRPCOUNT register. The count is specified as the number of 4-MHz clock cycles. Refer to the *Using the [Timer](#page-31-0) [Module](#page-31-0)* section for details.

#### **Figure 90. ALED2CONVEND: LED2 Ambient Convert End Count Register (Address = 10h, Reset Value = 0000h)**



This register sets the end timing value for the ambient LED2 conversion.

**Bits 23:16 Must be 0**

# **Bits 15:0 ALED2CONVEND[15:0]: LED2 ambient convert end count**

The contents of this register can be used to position the end of the LED2 ambient conversion signal with respect to the PRP. The count is specified as the number of 4-MHz clock cycles. Refer to the *Using the Timer [Module](#page-31-0)* section for details.

### **Figure 91. LED1CONVST: LED1 Convert Start Count Register (Address = 11h, Reset Value = 0000h)**



This register sets the start timing value for the LED1 conversion.

#### **Bits 23:16 Must be 0**

#### **Bits 15:0 LED1CONVST[15:0]: LED1 convert start count**

The contents of this register can be used to position the start of the LED1 conversion signal with respect to the PRP, as specified in the PRPCOUNT register. The count is specified as the number of 4-MHz clock cycles. Refer to the *Using the Timer [Module](#page-31-0)* section for details.

#### **Figure 92. LED1CONVEND: LED1 Convert End Count Register (Address = 12h, Reset Value = 0000h)**



This register sets the end timing value for the LED1 conversion.

### **Bits 23:16 Must be 0**

#### **Bits 15:0 LED1CONVEND[15:0]: LED1 convert end count**

The contents of this register can be used to position the end of the LED1 conversion signal with respect to the PRP. The count is specified as the number of 4-MHz clock cycles. Refer to the *Using the Timer [Module](#page-31-0)* section for details.

#### **Figure 93. ALED1CONVST: LED1 Ambient Convert Start Count Register (Address = 13h, Reset Value = 0000h)**



This register sets the start timing value for the ambient LED1 conversion.

#### **Bits 23:16 Must be 0**

### **Bits 15:0 ALED1CONVST[15:0]: LED1 ambient convert start count**

The contents of this register can be used to position the start of the LED1 ambient conversion signal with respect to the PRP, as specified in the PRPCOUNT register. The count is specified as the number of 4-MHz clock cycles. Refer to the *Using the [Timer](#page-31-0) [Module](#page-31-0)* section for details.

### **Figure 94. ALED1CONVEND: LED1 Ambient Convert End Count Register (Address = 14h, Reset Value = 0000h)**



This register sets the end timing value for the ambient LED1 conversion.

# **Bits 23:16 Must be 0**

# **Bits 15:0 ALED1CONVEND[15:0]: LED1 ambient convert end count**

The contents of this register can be used to position the end of the LED1 ambient conversion signal with respect to the PRP. The count is specified as the number of 4-MHz clock cycles. Refer to the *Using the Timer [Module](#page-31-0)* section for details.

**Figure 95. ADCRSTSTCT0: ADC Reset 0 Start Count Register (Address = 15h, Reset Value = 0000h)**

| 23                | 22<br>-- | $\Omega$<br><u>_</u> | 20 | 19 | 18 | . . | 16 | ıэ              | ıд | $\sim$<br>l. |  |
|-------------------|----------|----------------------|----|----|----|-----|----|-----------------|----|--------------|--|
|                   |          |                      |    |    |    |     |    | CRSTSTCT0[15:0] |    |              |  |
|                   | 10       |                      |    |    |    |     | -4 |                 |    |              |  |
| ADCRSTSTCT0[15:0] |          |                      |    |    |    |     |    |                 |    |              |  |

This register sets the start position of the ADC0 reset conversion signal.

# **Bits 23:16 Must be 0**

# **Bits 15:0 ADCRSTSTCT0[15:0]: ADC RESET 0 start count**

The contents of this register can be used to position the start of the ADC reset conversion signal (default value after reset is 0000h). Refer to the *Using the Timer [Module](#page-31-0)* section for details.





This register sets the end position of the ADC0 reset conversion signal.

### **Bits 23:16 Must be 0**

# **Bits 15:0 ADCRSTENDCT0[15:0]: ADC RESET 0 end count**

The contents of this register can be used to position the end of the ADC reset conversion signal (default value after reset is 0000h). Refer to the *Using the Timer [Module](#page-31-0)* section for details.

#### **Figure 97. ADCRSTSTCT1: ADC Reset 1 Start Count Register (Address = 17h, Reset Value = 0000h)**



This register sets the start position of the ADC1 reset conversion signal.

#### **Bits 23:16 Must be 0**

#### **Bits 15:0 ADCRSTSTCT1[15:0]: ADC RESET 1 start count**

The contents of this register can be used to position the start of the ADC reset conversion. Refer to the *Using the Timer [Module](#page-31-0)* section for details.

#### **Figure 98. ADCRSTENDCT1: ADC Reset 1 End Count Register (Address = 18h, Reset Value = 0000h)**



This register sets the end position of the ADC1 reset conversion signal.

# **Bits 23:16 Must be 0**

### **Bits 15:0 ADCRSTENDCT1[15:0]: ADC RESET 1 end count**

The contents of this register can be used to position the end of the ADC reset conversion. Refer to the *Using the Timer [Module](#page-31-0)* section for details.

#### **Figure 99. ADCRSTSTCT2: ADC Reset 2 Start Count Register (Address = 19h, Reset Value = 0000h)**



This register sets the start position of the ADC2 reset conversion signal.

# **Bits 23:16 Must be 0**

# **Bits 15:0 ADCRSTSTCT2[15:0]: ADC RESET 2 start count**

The contents of this register can be used to position the start of the ADC reset conversion. Refer to the *Using the Timer [Module](#page-31-0)* section for details.

### **Figure 100. ADCRSTENDCT2: ADC Reset 2 End Count Register (Address = 1Ah, Reset Value = 0000h)**



This register sets the end position of the ADC2 reset conversion signal.

# **Bits 23:16 Must be 0**

# **Bits 15:0 ADCRSTENDCT2[15:0]: ADC RESET 2 end count**

The contents of this register can be used to position the end of the ADC reset conversion. Refer to the *Using the Timer [Module](#page-31-0)* section for details.

### **Figure 101. ADCRSTSTCT3: ADC Reset 3 Start Count Register (Address = 1Bh, Reset Value = 0000h)**



This register sets the start position of the ADC3 reset conversion signal.

# **Bits 23:16 Must be 0**

# **Bits 15:0 ADCRSTSTCT3[15:0]: ADC RESET 3 start count**

The contents of this register can be used to position the start of the ADC reset conversion. Refer to the *Using the Timer [Module](#page-31-0)* section for details.

### **Figure 102. ADCRSTENDCT3: ADC Reset 3 End Count Register (Address = 1Ch, Reset Value = 0000h)**



This register sets the end position of the ADC3 reset conversion signal.

# **Bits 23:16 Must be 0**

# **Bits 15:0 ADCRSTENDCT3[15:0]: ADC RESET 3 end count**

The contents of this register can be used to position the end of the ADC reset conversion signal (default value after reset is 0000h). Refer to the *Using the Timer [Module](#page-31-0)* section for details.

**Figure 103. PRPCOUNT: Pulse Repetition Period Count Register (Address = 1Dh, Reset Value = 0000h)**



This register sets the device pulse repetition period count.

# **Bits 23:16 Must be 0**

# **Bits 15:0 PRPCOUNT[15:0]: Pulse repetition period count**

The contents of this register can be used to set the pulse repetition period (in number of clock cycles of the 4-MHz clock). The PRPCOUNT value must be set in the range of 800 to 64000. Values below 800 do not allow sufficient sample time for the four samples; see the *Electrical Characteristics* table.





This register configures the clock alarm pin and timer.





This register is a spare register and is reserved for future use.

**Bits 23:0 Must be 0**

# **Figure 106. TIAGAIN: Transimpedance Amplifier Gain Setting Register (Address = 20h, Reset Value = 0000h)**



This register sets the device transimpedance amplifier gain mode and feedback resistor and capacitor values.


## **Figure 107. TIA\_AMB\_GAIN: Transimpedance Amplifier and Ambient Cancellation Stage Gain Register (Address = 21h, Reset Value = 0000h)**



This register configures the ambient light cancellation amplifier gain, cancellation current, and filter corner frequency.



#### **Figure 108. LEDCNTRL: LED Control Register (Address = 22h, Reset Value = 0000h)**



This register sets the LED current range and the LED1 and LED2 drive current.

# **Bits 23:18 Must be 0 Bits 17:16 LED\_RANGE[1:0]: LED range** These bits program the full-scale LED current range for Tx. [Table](#page-73-0) 7 details the settings. **Bits 15:8 LED1[7:0]: Program LED current for LED1 signal** Use these register bits to specify the LED current setting for LED1 (default after reset is 00h). The nominal value of the LED current is given by [Equation](#page-73-1) 7, where the full-scale LED current is either 0 mA or 50 mA (as specified by the LED\_RANGE[1:0] register bits). **Bits 7:0 LED2[7:0]: Program LED current for LED2 signal** Use these register bits to specify the LED current setting for LED2 (default after reset is 00h). The nominal value of LED current is given by [Equation](#page-73-2) 8, where the full-scale LED current is either 0 mA or 50 mA (as specified by the LED\_RANGE[1:0] register bits).

# **Table 7. Full-Scale LED Current across Tx Reference Voltage Settings(1)**

<span id="page-73-0"></span>

(1) For a 3-V to 3.6-V supply, use TX\_REF = 0.25 or 0.5 V. For a 4.75-V to 5.25-V supply, use TX\_REF = 0.75 V or 1.0 V.

V<sub>HR</sub> refers to the headroom voltage (over and above the LED forward voltage and cable voltage drop) needed on the LED\_DRV\_SUP. The V<sub>HR</sub> values specified are for the H-bridge configuration. In the common anode configuration, V<sub>HR</sub> can be lower by 0.25 V.

<span id="page-73-1"></span>LED2[7:0]  $\times$  Full-Scale Current LED1[7:0] 256

(7)

<span id="page-73-2"></span> $\times$  Full-Scale Current 256

(8)





This register controls the LED transmitter, crystal, and the AFE, transmitter, and receiver power modes.



EXAS **STRUMENTS** 

**[AFE4403](http://www.ti.com.cn/product/cn/afe4403?qgpn=afe4403)** ZHCSCL7B –MAY 2014–REVISED JULY 2014 **[www.ti.com.cn](http://www.ti.com.cn)**



 $1 =$  The entire AFE is powered down (including the Tx, Rx, and diagnostics blocks)

# **Figure 110. SPARE2: SPARE2 Register For Future Use (Address = 24h, Reset Value = 0000h)**



This register is a spare register and is reserved for future use.

#### **Bits 23:0 Must be 0**

# **Figure 111. SPARE3: SPARE3 Register For Future Use (Address = 25h, Reset Value = 0000h)**



This register is a spare register and is reserved for future use.

## **Bits 23:0 Must be 0**

### **Figure 112. SPARE4: SPARE4 Register For Future Use (Address = 26h, Reset Value = 0000h)**



This register is a spare register and is reserved for future use.

# **Bits 23:0 Must be 0**

**Figure 113. RESERVED1: RESERVED1 Register For Factory Use Only (Address = 27h, Reset Value = XXXXh)**



(1)  $X =$  don't care.



This register is reserved for factory use. Readback values vary between devices.

#### **Figure 114. RESERVED2: RESERVED2 Register For Factory Use Only (Address = 28h, Reset Value = XXXXh)**



 $(1)$   $X =$  don't care.

This register is reserved for factory use. Readback values vary between devices.

# **Figure 115. ALARM: Alarm Register (Address = 29h, Reset Value = 0000h)**



This register controls the alarm pin functionality.

### **Bits 23:0 Must be 0**

### **Figure 116. LED2VAL: LED2 Digital Sample Value Register (Address = 2Ah, Reset Value = 0000h)**



**Bits 23:0 LED2VAL[23:0]: LED2 digital value**

This register contains the digital value of the latest LED2 sample converted by the ADC. The ADC RDY signal goes high each time that the contents of this register are updated. The host processor must readout this register before the next sample is converted by the AFE.

#### **Figure 117. ALED2VAL: Ambient LED2 Digital Sample Value Register (Address = 2Bh, Reset Value = 0000h)**



### **Bits 23:0 ALED2VAL[23:0]: LED2 ambient digital value**

This register contains the digital value of the latest LED2 ambient sample converted by the ADC. The ADC\_RDY signal goes high each time that the contents of this register are updated. The host processor must readout this register before the next sample is converted by the AFE.

### **Figure 118. LED1VAL: LED1 Digital Sample Value Register (Address = 2Ch, Reset Value = 0000h)**



# **Bits 23:0 LED1VAL[23:0]: LED1 digital value**

This register contains the digital value of the latest LED1 sample converted by the ADC. The ADC\_RDY signal goes high each time that the contents of this register are updated. The host processor must readout this register before the next sample is converted by the AFE.

#### **Figure 119. ALED1VAL: Ambient LED1 Digital Sample Value Register (Address = 2Dh, Reset Value = 0000h)**



# **Bits 23:0 ALED1VAL[23:0]: LED1 ambient digital value**

This register contains the digital value of the latest LED1 ambient sample converted by the ADC. The ADC RDY signal goes high each time that the contents of this register are updated. The host processor must readout this register before the next sample is converted by the AFE.

#### **Figure 120. LED2-ALED2VAL: LED2-Ambient LED2 Digital Sample Value Register (Address = 2Eh, Reset Value = 0000h)**



### **Bits 23:0 LED2-ALED2VAL[23:0]: (LED2 – LED2 ambient) digital value**

This register contains the digital value of the LED2 sample after the LED2 ambient is subtracted. The host processor must readout this register before the next sample is converted by the AFE.

Note that this value is inverted when compared to waveforms shown in many publications.

#### **Figure 121. LED1-ALED1VAL: LED1-Ambient LED1 Digital Sample Value Register (Address = 2Fh, Reset Value = 0000h)**



# **Bits 23:0 LED1-ALED1VAL[23:0]: (LED1 – LED1 ambient) digital value**

This register contains the digital value of the LED1 sample after the LED1 ambient is subtracted from it. The host processor must readout this register before the next sample is converted by the AFE.

Note that this value is inverted when compared to waveforms shown in many publications.



#### **Figure 122. DIAG: Diagnostics Flag Register (Address = 30h, Reset Value = 0000h)**

This register is read only. This register contains the status of all diagnostic flags at the end of the diagnostics sequence. The end of the diagnostics sequence is indicated by the signal going high on DIAG\_END pin.





**[AFE4403](http://www.ti.com.cn/product/cn/afe4403?qgpn=afe4403)** ZHCSCL7B –MAY 2014–REVISED JULY 2014 **[www.ti.com.cn](http://www.ti.com.cn)**

**Bit 4 PDSC: PD short diagnostic flag** This bit indicates a PD short.  $0 = No$  fault (default after reset)  $1 =$  Fault present **Bit 3 INNSCGND: INN to GND diagnostic flag** This bit indicates a short from the INN pin to the GND cable.  $0 = No$  fault (default after reset)  $1 =$  Fault present **Bit 2 INPSCGND: INP to GND diagnostic flag** This bit indicates a short from the INP pin to the GND cable.  $0 = No$  fault (default after reset)  $1 =$  Fault present **Bit 1 INNSCLED: INN to LED diagnostic flag** This bit indicates a short from the INN pin to the LED cable.  $0 = No$  fault (default after reset)  $1 =$  Fault present **Bit 0 INPSCLED: INP to LED diagnostic flag** This bit indicates a short from the INP pin to the LED cable.  $0 = No$  fault (default after reset)

 $1 =$  Fault present





This register controls the clock divider ratio.



[Table](#page-80-0) 8 shows the clock divider ratio settings.

<span id="page-80-0"></span>

# **Table 8. Clock Divider Ratio Settings**

(1) These frequency ranges can be used when generating the clock using the crystal.

(2) When using divide-by-1, the external clock should have a duty cycle between 48% to 52%.

# **Figure 124. PDNCYCLESTC: PDNCYCLESTC Register (Address = 32h, Reset Value = 0000h)**



### **Bits 23:16 Must be 0**

# **Bits 15:0 PDNCYCLESTC[15:0]: Dynamic (cycle-to-cycle) power-down start count**

The contents of this register can be used to position the start of the PDN\_CYCLE signal with respect to the pulse repetition period (PRP). The count is specified as the number of cycles of CLKOUT. If the dynamic power-down feature is not required, then do not program this register.

#### **Figure 125. PDNCYCLEENDC: PDNCYCLEENDC Register (Address = 33h, Reset Value = 0000h)**



#### **Bits 23:16 Must be 0**

# **Bits 15:0 PDNCYCLEENDC[15:0]: Dynamic (cycle-to-cycle) power-down end count**

The contents of this register can be used to position the end of the PDN\_CYCLE signal with respect to the pulse repetition period (PRP). The count is specified as the number of cycles of CLKOUT. If the dynamic power-down feature is not required, then do not program this register.



# **9 Application and Implementation**

# **9.1 Application Information**

The AFE4403 is ideally suited as an analog front-end for processing PPG (photoplethysmography) signals. The information contained in PPG signals can be used for measuring SPO2 as well as for monitoring heart rate. The high dynamic range of the device enables measuring SPO2 with a high degree of accuracy, even under conditions of low perfusion (ac:dc ratio). An SPO2 measurement system involves two different wavelength LEDs: usually Red and IR. By computing the ratio of the ac:dc at the two different wavelengths, SPO2 can be calculated. Heart rate monitoring systems can also benefit from the high dynamic range of the AFE4403, which enables a high-fidelity pulsating signal to be captured, even in cases where the signal strength is low.

# **9.2 Typical Application**

Device connections in a typical application is shown in [Figure](#page-82-0) 126. The schematic shows a cabled application in which the LEDs and photodiode are connected to the device through a cable. However, in an application without cables, the LEDs and photodiode can be directly connected to the TXP, TXN, TX3, INP, and INN pins directly.



**Figure 126. Schematic**

### <span id="page-82-0"></span>**9.2.1 Design Requirements**

An SPO2 application usually involves a Red LED and IR LED. In addition, a heart rate monitoring application can use a different wavelength LED, such as a Green LED. The LEDs can be connected either in the common anode configuration or H-bridge configuration to the TXP, TXN pins. The LED connected to the TX3 pin can only be connected in the common anode configuration.



# **Typical Application (continued)**

### **9.2.2 Detailed Design Procedure**

Refer to LED [Configurations](#page-40-0) for different ways to connect the LEDs to the TXP, TXN, and TX3 pins. The photodiode (shown in [Figure](#page-83-0) 127) receives light from both the Red and IR phases and usually has good sensitivities at both these wavelengths.



**Figure 127. Photodiode**

<span id="page-83-0"></span>The photodiode connected as shown in [Figure](#page-83-0) 127 operates in zero bias because of the negative feedback from the transimpedance amplifier. The signal current generated by the photodiode is converted into a voltage by the transimpedance amplifier, which has a programmable transimpedance gain. The rest of the signal chain then presents a voltage to the ADC. The full-scale output of the transimpedance amplifier is  $\pm 1$  V and the full-scale input to the ADC is ±1.2 V. An automatic gain control (AGC) loop can be used to set the target dc voltage at the ADC input to approximately 50% of its full-scale. Such an AGC loop can control a combination of the LED current and TIA gain to achieve this target value.

#### **9.2.3 Application Curves**

This section outlines the trends seen in the *Typical [Characteristics](#page-13-0)* curves from an application perspective.

[Figure](#page-13-1) 5 illustrates the receiver currents in external clock mode with CLKOUT tri-stated. The curve in [Figure](#page-13-1) 5 are taken without the dynamic power-down feature enabled, so much lower currents can be achieved using the dynamic power-down feature. Enabling the crystal mode or removing the CLKOUT tri-state increases the receiver currents from the values depicted in the curve.

[Figure](#page-13-1) 6 illustrates the transmitter currents with a zero LED current setting. The average LED current can be computed based on the value of the PRF and LED pulse durations, and can be added to the LED\_DRV\_SUP current described in [Figure](#page-13-1) 6.

[Figure](#page-13-1) 7 illustrates the total receiver current (analog plus digital supply) for different clock divider ratios. For each clock divider ratio, the external clock frequency is swept in frequency such that the divided clock changes between 3 MHz to 7 MHz. Note however that the supported range for the divided clock is 4 MHz to 6 MHz at each division ratio. Also, the external clock should be limited to be between 4 MHz to 60 MHz.

[Figure](#page-13-1) 8 illustrates the power savings arising out of the dynamic power-down mode. This mode can be set by defining the start and end points for the signal PDN\_CYCLE within the pulse repetition period. In [Figure](#page-13-1) 8, the LED pulse durations are chosen to be 100 µs and the conversions are also chosen to be 100 µs wide. Thus, the entire active period fits in 500 µs. With the timing margins for  $t_1$  and  $t_2$  indicated in [Figure](#page-48-0) 67, the PDN\_CYCLE pulse spans the rest of the pulse repetition period. As PRF reduces, the duty cycle of the PDN\_CYCLE pulse (as a fraction of the pulse repetition period) increases, which is the reason for the power reduction at lower PRFs as seen in [Figure](#page-13-1) 8.

[Figure](#page-13-1) 9 illustrates the power savings as a function of the PDN\_CYCLE duration at a fixed PRF of 100 Hz. A 100-Hz PRF corresponds to a period of 10 ms. [Figure](#page-13-1) 9 indicates the PDN\_CYCLE duration swept from 0 ms to 9 ms. With higher durations of PDN\_CYCLE, the receiver power reduces.

[Figure](#page-13-1) 10 illustrates the baseband response of the switched RC filter for a 5% and 25% duty cycle. When the duty cycle reduces, the effective bandwidth of the filter reduces.



# **Typical Application (continued)**

[Figure](#page-84-0) 128 shows the SNR of the signal chain as a function of the output voltage level. The data are taken by looping back the transmitter outputs to the receiver inputs using an external op amp that converts the transmitter voltage to a receiver input current. The loopback op amp and external resistors are an extra source of noise in this measurement, so the actual noise levels are higher than the total noise of the transmitter plus the receiver. The SNR in this curve (and other curves) is expressed in terms of dBFS, where the full-scale of the channel is used as the reference level. Because the valid operating range of the signal chain is  $\pm 1$  V, a full-scale of 2 V is used for converting the output noise to a dBFS number. %FS refers to the percentage of the output level as a function of the positive full-scale. For example, a 50 %FS curve corresponds to the case where the output level is 0.5 V. Also, the total noise in this curve is the total integrated noise in the digital output. All noise is contained in the Nyquist band, which extends from –PRF / 2 to PRF / 2.



**Figure 128. SNR over Nyquist Bandwidth vs Duty Cycle (Input Current with Tx-Rx Loopback)**

<span id="page-84-0"></span>[Figure](#page-84-1) 129 is a representation of the same data as [Figure](#page-13-1) 10. However, the noise is represented in terms of the input-referred noise current in pArms. By multiplying this number with the TIA gain setting (500 k in this case), the output noise voltage can be computed.



**Figure 129. Input-Referred Noise Current over Nyquist Bandwidth vs Duty Cycle (Input Current with Tx-Rx Loopback)**

<span id="page-84-1"></span>[Figure](#page-13-2) 13 illustrates the SNR from the receiver as a function of the sampling duty cycle (which is the sampling pulse duration referred to the pulse repetition period) for different settings of TIA gain. This curve is taken at 100- Hz PRF. The maximum duty cycle is limited to 25%. A lower sampling duty cycle also means a lower LED pulse duration duty cycle, which results in power saving.



# **Typical Application (continued)**

[Figure](#page-13-2) 14 illustrates the input-referred noise corresponding to [Figure](#page-13-2) 13. [Figure](#page-13-2) 15 and [Figure](#page-13-2) 16 illustrate the SNR and input-referred noise current in a 0.1-Hz to 20-Hz band for the LED-ambient data. By performing a digital ambient subtraction, the low-frequency noise in the signal chain can be significantly attenuated. The noise levels in the bandwidth of interest are lower than the noise over the full Nyquist bandwidth. For a PPG signal, the signal band of interest is usually less than 10 Hz. By performing some digital low-pass filtering in the processor, this noise reduction can be achieved. [Figure](#page-14-0) 17 and [Figure](#page-14-0) 18 illustrate the noise reduction from ADC averaging. TI therefore recommends setting the number of ADC averages to the maximum allowed at a given PRF. [Figure](#page-14-0) 19 and [Figure](#page-14-0) 20 illustrate the noise at different PRFs over a 20-Hz bandwidth. At a higher PRF, the 20- Hz noise band is a smaller fraction of the Nyquist band. Thus, noise is lower at higher PRFs in these figures. [Figure](#page-14-0) 21 and [Figure](#page-14-0) 22 illustrate the noise at different PRFs over a 20-Hz bandwidth with dynamic power-down mode enabled. The active window remains as 500 µs and all samples and conversions are performed at this time. For the rest of the period, the device is in dynamic power-down with the  $t_1$  and  $t_2$  values as described in [Figure](#page-48-0) 67. Again, the noise reduces with higher PRF. [Figure](#page-15-0) 23 and [Figure](#page-15-0) 24 illustrate the noise as a function of the PDN\_CYCLE duration varied from 0 ms to 9 ms, with the active duration (available for conversion) occupying the rest of the period. With higher PDN\_CYCLE durations, the number of allowed ADC averages reduces, ehich explains the slight increase in noise at higher PDN CYCLE durations. [Figure](#page-15-0) 25 and Figure 26 illustrate the noise as a function of temperature over a 20-Hz bandwidth. The measurements are performed with a transmitreceive loopback as explained earlier. The input current is maintained at 1 µA. Thus, for 250-k gain setting, the output voltage is 0.5 V and for a 500-k gain setting, the output voltage is 1 V. [Figure](#page-15-0) 27 and [Figure](#page-15-0) 28 illustrate the noise reduction using additional gain in stage 2. [Figure](#page-16-0) 29 shows the noise as a function of the internal (divided) clock frequency. The external clock is varied from 7 MHz to 14 MHz with a clock division ratio of 2. This range of external clock results in the internal clock varying from 3.5 MHz to 7 MHz. Out of this range, 4 MHz to 6 MHz is the allowed range for the internal (divided) clock at all clock division ratios. [Figure](#page-16-0) 30 illustrates the deviation in the measured LED current with respect to the calculated current when the LED current code is swept from 0 to 255 in steps of 1.

[Figure](#page-16-0) 31 and [Figure](#page-16-0) 32 illustrate the transmitter+receiver noise (in external loopback mode) as a function of the TX\_REF voltage setting. At lower TX\_REF voltages, there is a slight increase in the transmitter noise. This increase is not very apparent from the curves because the transmitter noise is at a level much lower than the total noise. [Figure](#page-16-0) 33 illustrates the transmitter current as a function of the current setting code. [Figure](#page-16-0) 34 illustrates the spread of the transmitter current taken across a large number of devices for the same current setting. [Figure](#page-17-0) 35 illustrates how the LED current changes linearly with the TX\_REF voltage for a fixed code.



# **10 Power Supply Recommendations**

The AFE4403 has two sets of supplies: the receiver supplies (RX\_ANA\_SUP, RX\_DIG\_SUP) and the transmitter supplies (TX\_CTRL\_SUP, LED\_DRV\_SUP). The receiver supplies can be between 2.0 V to 3.6 V, whereas the transmitter supplies can be between 3.0 V to 5.25 V. Another consideration that determines the minimum allowed value of the transmitter supplies is the forward voltage of the LEDs being driven. The current source and switches inside the AFE require voltage headroom that mandates the transmitter supply to be a few hundred millivolts higher than the LED forward voltage. TX\_REF is the voltage that governs the generation of the LED current from the internal reference voltage. Choosing the lowest allowed TX\_REF setting reduces the additional headroom required but results in higher transmitter noise. Other than for the highest-end clinical SPO2 applications, this extra noise resulting from a lower TX\_REF setting can be acceptable.

Consider a design where the LEDs are meant to be used in common anode configuration with a current setting of 50 mA. Assume that the LED manufacturer mentions the highest forward voltage of the LEDs is 2.5 V at this current setting. Further, assume that the TX\_REF voltage is set to 0.5 V. The voltage headroom required in this case is 1 V. Thus, the LED\_DRV\_SUP must be driven with a voltage level greater than or equal to 3.5 V (2.5 V plus 1 V).

LED\_DRV\_SUP and TX\_CTRL\_SUP are recommended to be tied together to the same supply (between 3.0 V to 5.25 V). The external supply (connected to the common anode of the two LEDs) must be high enough to account for the forward drop of the LEDs as well as the voltage headroom required by the current source and switches inside the AFE. In most cases, this voltage is expected to fall below 5.25 V; thus the external supply can be the same as LED\_DRV\_SUP. However, there may be cases (for instance when two LEDs are connected in series) where the voltage required on the external supply is higher than 5.25 V. Such a case must be handled with care to ensure that the voltage on the TXP and TXN pins remains less than 5.25 V and never exceeds the supply voltage of LED\_DRV\_SUP, TX\_CTRL\_SUP by more than 0.3 V.

Many scenarios of power management are possible.

**Case 1:** The LED forward voltage is such that a voltage of 3.3 V is acceptable on LED\_DRV\_SUP. In this case, a single 3.3-V supply can be used to drive all four pins (RX\_ANA\_SUP, RX\_DIG\_SUP, TX\_CTRL\_SUP, LED\_DRV\_SUP). Care should be taken to provide some isolation between the transmit and receive supplies because LED\_DRV\_SUP carries the high-switching current from the LEDs.

**Case 2:** A low-voltage supply of 2.2 V is available in the system. In this case, a boost converter can be used to derive the voltage for LED\_DRV\_SUP, as shown in [Figure](#page-86-0) 130.





<span id="page-86-0"></span>The boost converter requires a clock (usually in the megahertz range) and there is usually a ripple at the boost converter output at this switching frequency. While this frequency is much higher than the signal frequency of interest (which is at maximum a few tens of hertz around dc), a small fraction of this switching noise can possibly alias to the low-frequency band. Therefore, TI strongly recommends that the switching frequency of the boost converter be offset from every multiple of the PRF by at least 20 Hz. This offset can be ensured by choosing the appropriate PRF.

Copyright © 2014, Texas Instruments Incorporated 87

**RUMENTS** 

**Case 3:** In cases where a high-voltage supply is available in the system, a buck converter or an LDO can be used to derive the voltage levels required to drive RX\_ANA and RX\_DIG, as shown in [Figure](#page-87-0) 131.



**Figure 131. Buck Converter or an LDO**

# <span id="page-87-0"></span>**10.1 Power Consumption Considerations**

The lowest power consumption mode of the AFE4403 corresponds to the following settings:

- $PRF = 62.5 Hz$ ,
- External clock mode (XTALDIS = 1), and
- CLKOUT tri-stated (CLKOUT\_TRI = 1).

With the above settings, the currents taken from the supplies are as shown in [Table](#page-87-1) 9. The LED driver current is with zero LED current setting.

<span id="page-87-1"></span>

#### **Table 9. Current Consumption in Normal Mode**

Enabling the crystal (XTALDIS = 0) leads to an additional power consumption that can be estimated to be approximately equal to (2 x C<sub>sh</sub> + 0.5 x C1 + 0.5 x C2) x 0.4 x f<sub>XTAL</sub>, where C<sub>sh</sub> is the effective shunt capacitance of the crystal, C1 and C2 are the capacitances from the XIN and XOUT pins to ground, and  $f_{XTA}$  is the frequency of the crystal.

Removing the CLKOUT tri-state leads to an additional power consumption of approximately C<sub>LOAD</sub>  $\times$  V<sub>SUP</sub>  $\times$  f, where  $V_{SUP}$  is the supply voltage of RX\_DIG in volts, f = 4 MHz,  $C_{LOAD}$  = the capacitive load on the CLKOUT pin  $+2$  pF.



The power consumption can be reduced significantly by using the dynamic power-down mode. An illustration of this mode is shown in [Table](#page-88-0) 10, where:

- PRF =  $62.5$  Hz,
- Dynamic power-down is active for 14.7 ms every pulse repetition period,
- All four bits (DYNAMIC[4:1]) are set to 1,
- External clock mode (XTALDIS = 1), and
- CLKOUT is tri-stated (CLKOUT\_TRI = 1).

#### **Table 10. Current Consumption in Dynamic Power-Down Mode**

<span id="page-88-0"></span>

**[AFE4403](http://www.ti.com.cn/product/cn/afe4403?qgpn=afe4403)** ZHCSCL7B –MAY 2014–REVISED JULY 2014 **[www.ti.com.cn](http://www.ti.com.cn)**



# **11 Layout**

# **11.1 Layout Guidelines**

Some key layout guidelines are mentioned below:

- 1. TXP, TXN, and TX3 are fast-switching lines and should be routed away from sensitive reference lines as well as from the INP, INN inputs.
- 2. If the INP, INN lines are required to be routed over a long trace, TI recommends that VCM be used as a shield for the INP, INN lines.
- 3. The device can draw high-switching currents from the LED\_DRV\_SUP pin. Therefore, TI recommends having a decoupling capacitor electrically close to the pin.

# **11.2 Layout Example**



**Figure 132. Example Layout**



# **12** 器件和文档支持

# **12.1 Trademarks**

SPI is a trademark of Motorola.

All other trademarks are the property of their respective owners.

## **12.2 Electrostatic Discharge Caution**



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

# **12.3** 术语表

[SLYZ022](http://www.ti.com/cn/lit/pdf/SLYZ022) — *TI* 术语表。

这份术语表列出并解释术语、首字母缩略词和定义。

# **13** 机械封装和可订购信息

以下页中包括机械封装和可订购信息。 这些信息是针对指定器件可提供的最新数据。 这些数据会在无通知且不对 本文档进行修订的情况下发生改变。 欲获得该数据表的浏览器版本,请查阅左侧的导航栏。



# **13.1 YZP** 机械制图

# AFE4403YZP (S-XBGA-N36)

# DIE-SIZE BALL GRID ARRAY



A. All linear dimensions are in millimeters.

- B. This drawing is subject to change without notice.
- C. NanoFree™ package configuration.

# **Figure 133.** 机械制图

#### 重要声明

德州仪器(TI) 及其下属子公司有权根据 JESD46 最新标准, 对所提供的产品和服务进行更正、修改、增强、改进或其它更改, 并有权根据 JESD48 最新标准中止提供任何产品和服务。客户在下订单前应获取最新的相关信息, 并验证这些信息是否完整且是最新的。所有产品的销售 都遵循在订单确认时所提供的TI 销售条款与条件。

TI 保证其所销售的组件的性能符合产品销售时 TI 半导体产品销售条件与条款的适用规范。仅在 TI 保证的范围内,且 TI 认为 有必要时才会使 用测试或其它质量控制技术。除非适用法律做出了硬性规定,否则没有必要对每种组件的所有参数进行测试。

TI 对应用帮助或客户产品设计不承担任何义务。客户应对其使用 TI 组件的产品和应用自行负责。为尽量减小与客户产品和应 用相关的风险, 客户应提供充分的设计与操作安全措施。

TI 不对任何 TI 专利权、版权、屏蔽作品权或其它与使用了 TI 组件或服务的组合设备、机器或流程相关的 TI 知识产权中授予 的直接或隐含权 限作出任何保证或解释。TI 所发布的与第三方产品或服务有关的信息,不能构成从 TI 获得使用这些产品或服 务的许可、授权、或认可。使用 此类信息可能需要获得第三方的专利权或其它知识产权方面的许可,或是 TI 的专利权或其它 知识产权方面的许可。

对于 TI 的产品手册或数据表中 TI 信息的重要部分, 仅在没有对内容进行任何篡改且带有相关授权、条件、限制和声明的情况 下才允许进行 复制。TI 对此类篡改过的文件不承担任何责任或义务。复制第三方的信息可能需要服从额外的限制条件。

在转售 TI 组件或服务时,如果对该组件或服务参数的陈述与 TI 标明的参数相比存在差异或虚假成分,则会失去相关 TI 组件 或服务的所有明 示或暗示授权,且这是不正当的、欺诈性商业行为。TI 对任何此类虚假陈述均不承担任何责任或义务。

客户认可并同意,尽管任何应用相关信息或支持仍可能由 TI 提供,但他们将独力负责满足与其产品及在其应用中使用 TI 产品 相关的所有法 律、法规和安全相关要求。客户声明并同意,他们具备制定与实施安全措施所需的全部专业技术和知识,可预见 故障的危险后果、监测故障 及其后果、降低有可能造成人身伤害的故障的发生机率并采取适当的补救措施。客户将全额赔偿因 在此类安全关键应用中使用任何 TI 组件而 对 TI 及其代理造成的任何损失。

在某些场合中, 为了推进安全相关应用有可能对 TI 组件进行特别的促销。TI 的目标是利用此类组件帮助客户设计和创立其特 有的可满足适用 的功能安全性标准和要求的终端产品解决方案。尽管如此,此类组件仍然服从这些条款。

TI 组件未获得用于 FDA Class III (或类似的生命攸关医疗设备) 的授权许可, 除非各方授权官员已经达成了专门管控此类使 用的特别协议。

只有那些 TI 特别注明属于军用等级或"增强型塑料"的 TI 组件才是设计或专门用于军事/航空应用或环境的。购买者认可并同 意,对并非指定面 向军事或航空航天用途的 TI 组件进行军事或航空航天方面的应用,其风险由客户单独承担,并且由客户独 力负责满足与此类使用相关的所有 法律和法规要求。

TI 已明确指定符合 ISO/TS16949 要求的产品,这些产品主要用于汽车。在任何情况下,因使用非指定产品而无法达到 ISO/TS16949 要 求,TI不承担任何责任。



邮寄地址: 上海市浦东新区世纪大道1568 号,中建大厦32 楼邮政编码: 200122 Copyright © 2014, 德州仪器半导体技术(上海)有限公司



# **PACKAGING INFORMATION**



**(1)** The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

**LIFEBUY:** TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

**NRND:** Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

**(2)** Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check<http://www.ti.com/productcontent>for the latest availability information and additional product content details.

**TBD:** The Pb-Free/Green conversion plan has not been defined.

Pb-Free (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes. Pb-Free (RoHS Exempt): This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between

the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

**(3)** MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

**(4)** There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

**(5)** Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

<sup>(6)</sup> Lead/Ball Finish - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:**The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.



In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

# **PACKAGE MATERIALS INFORMATION**

Texas<br>Instruments

# **TAPE AND REEL INFORMATION**



\*All dimensions are nominal



# **QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE**





TEXAS<br>INSTRUMENTS

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 10-Oct-2015



\*All dimensions are nominal





# **PACKAGE OUTLINE**

# **YZP0036 DSBGA - 0.5 mm max height**

DIE SIZE BALL GRID ARRAY



NOTES:

NanoFree Is a trademark of Texas Instruments.

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
- 2. This drawing is subject to change without notice.
- 3. NanoFree<sup>™</sup> package configuration.



# **EXAMPLE BOARD LAYOUT**

# **YZP0036 DSBGA - 0.5 mm max height**

DIE SIZE BALL GRID ARRAY



NOTES: (continued)

4. Final dimensions may vary due to manufacturing tolerance considerations and also routing constraints. For more information, see Texas Instruments literature number SNVA009 (www.ti.com/lit/snva009).



# **EXAMPLE STENCIL DESIGN**

# **YZP0036 DSBGA - 0.5 mm max height**

DIE SIZE BALL GRID ARRAY



NOTES: (continued)

5. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release.



#### 重要声明和免责声明

TI 均以"原样"提供技术性及可靠性数据(包括数据表)、设计资源(包括参考设计)、应用或其他设计建议、网络工具、安全信息和其他资 源,不保证其中不含任何瑕疵,且不做任何明示或暗示的担保,包括但不限于对适销性、适合某特定用途或不侵犯任何第三方知识产权的暗示 担保。

所述资源可供专业开发人员应用TI 产品进行设计使用。您将对以下行为独自承担全部责任: (1) 针对您的应用选择合适的TI 产品;(2) 设计、 验证并测试您的应用;(3) 确保您的应用满足相应标准以及任何其他安全、安保或其他要求。所述资源如有变更,恕不另行通知。TI 对您使用 所述资源的授权仅限于开发资源所涉及TI 产品的相关应用。除此之外不得复制或展示所述资源,也不提供其它TI或任何第三方的知识产权授权 许可。如因使用所述资源而产生任何索赔、赔偿、成本、损失及债务等, TI对此概不负责, 并且您须赔偿由此对TI 及其代表造成的损害。

TI 所提供产品均受TI 的销售条款 [\(http://www.ti.com.cn/zh-cn/legal/termsofsale.html](http://www.ti.com.cn/zh-cn/legal/termsofsale.html)) 以及[ti.com.cn](http://www.ti.com.cn)上或随附TI产品提供的其他可适用条款的约 束。TI提供所述资源并不扩展或以其他方式更改TI 针对TI 产品所发布的可适用的担保范围或担保免责声明。

> 邮寄地址: 上海市浦东新区世纪大道 1568 号中建大厦 32 楼, 邮政编码: 200122 Copyright © 2019 德州仪器半导体技术(上海)有限公司