**TPS61022** ZHCSJB0-JANUARY 2019 # 具有 0.5V 超低输入电压的 TPS61022 8A 升压转换器 # 1 特性 - 输入电压范围: 0.5V 至 5.5V - 启动时的最小输入电压为 1.8V - 输出电压设置范围: 2.2V 至 5.5V - 两个 12mΩ (LS)/18mΩ (HS) 金属氧化物半导体场效应晶体管 (MOSFET) - 8A 谷值开关电流限制 - V<sub>IN</sub> = 3.6V、V<sub>OUT</sub> = 5V 且 I<sub>OUT</sub> = 3A 时效率为 94.7% - V<sub>IN</sub> > 1.5V 时开关频率为 1MHz, V<sub>IN</sub> < 1V 时开关 频率为 0.6MHz - 在 -40°C 至 +125°C 温度范围内,基准电压精度为 +2.5% - 轻负载运行时引脚可选自动 PFM 工作模式或强制 PWM 工作模式 - V<sub>IN</sub> > V<sub>OUT</sub> 时切换为直通模式 - 在关断期间真正断开输入域输出之间的连接 - 输出过压和热关断保护 - 输出短路保护 - 2mm × 2mm VQFN 7 引脚封装 # 2 应用 - USB 端口 - 备用超级电容器 - GPRS 电源 # 3 说明 TPS61022 可以为由多种电池和超级电容器供电的便携式设备和物联网设备提供电源解决方案。在整个温度范围内,TPS61022 的谷值开关电流限制最小值为6.5A。在 0.5V 至 5.5V 的宽输入电压范围内,TPS61022 支持超级电容器备用电源应用,这可能导致超级电容器深度放电。 当输入电压高于 1.5V 时,TPS61022的工作频率为 1MHz。当输入电压低于 1.5V 甚至降至 1V 时,开关 频率逐渐降至 0.6MHz。在轻负载条件下,MODE 引 脚将 TPS61022 工作模式设定为省电模式或强制 PWM 模式。在轻负载条件下,TPS61022 仅消耗 V<sub>OUT</sub> 处的 26μA 静态电流。关断期间,负载与输入电源完全断开。TPS61022 还具有 5.7V 输出过压保护、输出短路保护和热关断保护。 TPS61022 采用 2mm × 2mm VQFN 封装,最大限度地减少了外部组件的数量,因而拥有非常小巧的解决方案尺寸。 ### 器件信息(1) | 器件型号 | 封装 | 封装尺寸 (标称值) | |----------|----------|-----------------| | TPS61022 | VQFN (7) | 2.00mm × 2.00mm | (1) 如需了解所有可用封装,请参阅数据表末尾的可订购产品附录。 # 典型应用电路 # 目录 | 1: | |------| | 13 | | 13 | | 19 | | 19 | | . 20 | | 20 | | 20 | | 2 | | . 22 | | 2 | | 2 | | 22 | | 22 | | 22 | | 22 | | 22 | | | # 4 修订历史记录 | 日期 | 修订版本 | 说明 | |---------|------|-------| | 2019年1月 | * | 初始发行版 | Instruments # ADVANCE INFORMATION # 5 Pin Configuration and Functions # **Pin Functions** | | PIN | I/O | DESCRIPTION | | | |-----|------|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | NO. | NAME | 1/0 | DESCRIPTION | | | | 1 | GND | PWR | Ground pin of the IC | | | | 2 | SW | PWR | The switch pin of the converter. It is connected to the drain of the internal low-side power MOSFET and the source of the internal high-side power MOSFET. | | | | 3 | VOUT | PWR | Boost converter output | | | | 4 | FB | I | Voltage feedback of adjustable output voltage. | | | | 5 | EN | I | Enable logic input. Logic high voltage enables the device. Logic low voltage disables the device and turns it into shutdown mode. | | | | 6 | MODE | I | Operation mode selection in the light load condition. When it is connected to logic high voltage, the device works in forced PWM mode. When it is connected to logic low voltage, the device works in auto PFM mode. | | | | 7 | VIN | I | IC power supply input | | | # 6 Specifications ### 6.1 Absolute Maximum Ratings over operating free-air temperature range (unless otherwise noted)<sup>(1)</sup> | | | MIN | MAX | UNIT | | |------------------------------------------------|------------------------------------------------|------|-----|------|--| | Voltage range at terminals <sup>(2)</sup> | VIN, EN, FB, MODE, SW, VOUT | -0.3 | 7 | V | | | Operating junction temperature, T <sub>J</sub> | Operating junction temperature, T <sub>J</sub> | | | | | | Storage temperature, T <sub>stg</sub> | | -65 | 150 | °C | | - (1) Stresses beyond those listed under *Absolute Maximum Ratings* may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under *Recommended Operating Conditions*. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. - (2) All voltage values are with respect to network ground terminal. # 6.2 ESD Ratings | | | | VALUE | UNIT | |--------------------|--------------------------|---------------------------------------------------------------------|-------|------| | V | Clastrostatia dia shares | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 <sup>(1)</sup> | ±2000 | \/ | | V <sub>(ESD)</sub> | Electrostatic discharge | Charged-device model (CDM), per JEDEC specification JESD22-C101 (2) | ±500 | V | - (1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process. Manufacturing with less than 500-V HBM is possible with the necessary precautions. Pins listed as ±2000 V may actually have higher performance. - (2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process. Manufacturing with less than 250-V CDM is possible with the necessary precautions. Pins listed as ±500 V may actually have higher performance. # 6.3 Recommended Operating Conditions over operating free-air temperature range (unless otherwise noted) | | | | MIN | NOM | MAX | UNIT | |------------------|------------------------------------|------------------------------------------------------|-----|------|-----|------| | V <sub>IN</sub> | Input voltage range | Output voltage pre biased < 0.7V before start-<br>up | 0.5 | | 4.8 | V | | | Input voltage range | Output voltage pre biased > 0.7V before start-<br>up | 0.5 | | 5.5 | V | | $V_{OUT}$ | Output voltage setting range | 2.2 | | 5.5 | V | | | L | Effective inductance range | 0.33 | 1.0 | 2.9 | μH | | | C <sub>IN</sub> | Effective input capacitance range | 4.7 | 10 | | μF | | | C <sub>OUT</sub> | Effective output capacitance range | 10 | 22 | 1000 | μF | | | $T_{J}$ | Operating junction temperature | -40 | | 125 | °C | | # 6.4 Thermal Information | | | TPS61022 | TPS61022 | | |-----------------|----------------------------------------------|---------------------|---------------------|------| | | THERMAL METRIC <sup>(1)</sup> | RWU (VQFN) - 7 PINS | RWU (VQFN) - 7 PINS | UNIT | | | | Standard | EVM <sup>(2)</sup> | | | $R_{\theta JA}$ | Junction-to-ambient thermal resistance | 108.2 | 50.9 | °C/W | | $R_{\theta JC}$ | Junction-to-case thermal resistance | 70.2 | N/A | °C/W | | $R_{\theta JB}$ | Junction-to-board thermal resistance | 37.1 | N/A | °C/W | | $\Psi_{JT}$ | Junction-to-top characterization parameter | 2.6 | 1.6 | °C/W | | $\Psi_{JB}$ | Junction-to-board characterization parameter | 36.7 | 20.0 | °C/W | - For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report. - (2) Measured on TPS61022EVM-034, 4-layer, 2oz copper 58mmx46mm PCB. www.ti.com.cn # 6.5 Electrical Characteristics $T_J = -40$ °C to 125 °C, $V_{IN} = 3.6$ V and $V_{OUT} = 5.0$ V. Typical values are at $T_J = 25$ °C (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------|-----------------------------------------------------------------------------------------------------|------|------|------|------| | POWER SUPE | PLY | | | | | | | V <sub>IN</sub> | Input voltage range | | 0.5 | | 5.5 | V | | Volume V | 1.8 | V | | | | | | VIN_UVLO | Orider-voltage lockout threshold | V <sub>IN</sub> falling | | 0.4 | 0.5 | V | | | Quiescent current into VIN pin | 1.8 V to 5.5 V, $V_{FB} = V_{REF} + 0.1 V$ , $T_{J}$ up | | | 3.0 | μΑ | | IQ | Quiescent current into VOUT pin | $= 2.2 \text{ V to } 5.5 \text{ V}, \text{ V}_{FB} = \text{V}_{REF} + 0.1 \text{ V}, \text{ T}_{J}$ | | 27 | 32 | μΑ | | 1 | Shutdown current into VIN and SW nin | | | 0.25 | 0.6 | μΑ | | ISD | Shutdown current into vilvi and Svv pin | | | 0.25 | 3.0 | μΑ | | OUTPUT | | , | | | | | | V <sub>OUT</sub> | Output voltage setting range | | 2.2 | | 5.5 | V | | . V | Reference voltage at the FR pin | PWM mode | 585 | 600 | 615 | mV | | VREF | Reference voltage at the LB pill | PFM mode | 590 | 606 | | mV | | $V_{OVP}$ | Output over-voltage protection threshold | V <sub>OUT</sub> rising | 5.5 | 5.7 | 6.0 | V | | $V_{\rm OVP\_HYS}$ | Over-voltage protection hysteresis | | | 0.1 | | V | | I <sub>FB_LKG</sub> | Leakage current at FB pin | | | | 20 | nA | | I <sub>VOUT_LKG</sub> | Leakage current into VOUT pin | | | 1 | 3 | μΑ | | t <sub>SS</sub> | Soft startup time | $V_{IN} = 2.5 \text{ V}, V_{OUT} = 5.0 \text{ V}, C_{OUT\_EFF} =$ | | 700 | | μs | | POWER SWIT | СН | | | | | | | D | High-side MOSFET on resistance | V <sub>OUT</sub> = 5.0 V | | 18 | | mΩ | | R <sub>DS(on)</sub> | Low-side MOSFET on resistance | V <sub>OUT</sub> = 5.0 V | | 12 | | mΩ | | | Constability for successive | V <sub>IN</sub> = 3.6 V, V <sub>OUT</sub> = 5.0 V, PWM mode | | 1.0 | | MHz | | r <sub>SW</sub> | Switching frequency | V <sub>IN</sub> = 1.0 V, V <sub>OUT</sub> = 5.0 V, PWM mode | | 0.6 | | MHz | | t <sub>OFF_min</sub> | Minimum off time | | | 80 | 120 | ns | | I <sub>LIM_SW</sub> | Valley current limit | V <sub>IN</sub> = 3.6 V, V <sub>OUT</sub> = 5.0 V | 6.5 | 8 | 10 | Α | | I <sub>LIM_CHG</sub> | Pre-charge current | V <sub>IN</sub> = 1.8 - 4.8 V, V <sub>OUT</sub> < 0.4 V | 400 | 700 | | mA | | I <sub>LIM_CHG_max</sub> | Maximum pre-charge current | V <sub>IN</sub> = 2.4 V, V <sub>OUT</sub> > 0.4 V | 2 | 2.4 | | Α | | LOGIC INTER | FACE | | | | | | | V <sub>EN_H</sub> | EN logic high threshold | V <sub>IN</sub> > 1.8 V or V <sub>OUT</sub> > 2.2 V | | | 1.2 | | | V <sub>EN_L</sub> | EN logic low threshold | V <sub>IN</sub> > 1.8 V or V <sub>OUT</sub> > 2.2 V | 0.35 | 0.42 | 0.45 | V | | $V_{MODE\_H}$ | MODE logic high threshold | V <sub>IN</sub> > 1.8 V or V <sub>OUT</sub> > 2.2 V | | | 1.2 | \/ | | V <sub>MODE_L</sub> | MODE logic low threshold | V <sub>IN</sub> > 1.8 V or V <sub>OUT</sub> > 2.2 V | 0.4 | | | V | | PROTECTION | | · · · · · · · · · · · · · · · · · · · | | | | | | T <sub>SD</sub> | Thermal shutdown threshold | T <sub>J</sub> rising | | 150 | | °C | | T <sub>SD_HYS</sub> | Thermal shutdown hysteresis | T <sub>J</sub> falling below T <sub>SD</sub> | | 20 | | °C | # 6.6 Typical Characteristics $V_{IN} = 3.6 \text{ V}, V_{OUT} = 5 \text{ V}, T_J = 25^{\circ}\text{C}, \text{ unless otherwise noted}$ www.ti.com.cn # Typical Characteristics (接下页) $V_{IN} = 3.6 \text{ V}, V_{OUT} = 5 \text{ V}, T_{J} = 25^{\circ}\text{C}, \text{ unless otherwise noted}$ $V_{IN} = 3.6 \text{ V}$ ; $V_{OUT} = 5 \text{ V}$ , $T_J = -40 ^{\circ}\text{C}$ to $+125 ^{\circ}\text{C}$ # 图 7. Pre-charge Current vs Output Voltage $V_{IN}$ = 1.8 V, 3.6 V 4.5 V; $V_{OUT}$ = 5 V, $T_{J}$ = –40°C to +85°C, No 图 8. Reference Voltage vs Temperature $V_{IN} = 1.8 \text{ V}$ ; $V_{OUT} = 2.2 \text{ V}$ , 3.6 V, 5 V, $T_{J} = -40 ^{\circ}\text{C}$ to +85 $^{\circ}\text{C}$ , No # 图 9. Quiescent Current into VIN vs Temperature 图 11. Shutdown Current vs Temperature # 图 10. Quiescent Current into VOUT vs Temperature $V_{IN} = 1.8 \text{ V to } 4.5 \text{ V; } V_{OUT} = 5 \text{ V}$ 图 12. Switching Frequency vs Input Voltage 8 # Typical Characteristics (接下页) $V_{IN} = 3.6 \text{ V}, V_{OUT} = 5 \text{ V}, T_J = 25^{\circ}\text{C}, \text{ unless otherwise noted}$ # 7 Detailed Description ### Overview www.ti.com.cn The TPS61022 synchronous step-up converter is designed to operate from an input voltage supply range between 0.5 V and 5.5 V with 6.5-A (minimum) valley switch current limit. The TPS61022 typically operates at a quasi-constant frequency pulse width modulation (PWM) at moderate to heavy load currents. The switching frequency is 1 MHz when the input voltage is above 1.5 V. The switching frequency reduces down to 0.6 MHz gradually when the input voltage goes down from 1.5 V to 1 V and keeps at 0.6 MHz when the input voltage is below 1 V. The MODE pin sets the TPS61022 converter operating in power-save mode with pulse frequency modulation (PFM) or forced PWM mode in light load conditions. During PWM operation, the converter uses adaptive constant on-time valley current mode control scheme to achieve excellent line regulation and load regulation and allows the use of a small inductor and ceramic capacitors. Internal loop compensation simplifies the design process while minimizing the number of external components. # 7.2 Functional Block Diagram # 7.3 Feature Description # 7.3.1 Undervoltage Lockout The TPS61022 has a built-in undervoltage lockout (UVLO) circuit to ensure the device working properly. When the input voltage is above the UVLO rising threshold of 1.8 V, the TPS61022 can be enabled to boost the output voltage. After the TPS61022 starts up and the output voltage is above 2.2 V, the TPS61022 works with input voltage as low as 0.5 V. ### 7.3.2 Enable and Soft Start When the input voltage is above the UVLO rising threshold and the EN pin is pulled to a voltage above 1.2 V, the TPS61022 is enabled and starts up. At the beginning, the TPS61022 charges the output capacitors with a current of about 700 mA when the output voltage is below 0.4 V. When the output voltage is charged above 0.4 V, the output current is changed to having output current capability to drive 1- $\Omega$ resistance load. After the output voltage reaches the input voltage, the TPS61022 starts switching, and the output voltage ramps up further. The typical start-up time is 700 $\mu$ s accounting from EN high to output reaching target voltage for the application with input voltage is 2.5 V, output voltage is 5 V, output effective capacitance is 30 $\mu$ F and no load. When the voltage at the EN pin is below 0.4 V, the internal enable comparator turns the device into shutdown mode. In the shutdown mode, the device is entirely turned off. The output is disconnected from input power supply. # 7.3.3 Switching Frequency The TPS61022 switches at a quasi-constant 1-MHz frequency when the input voltage is above 1.5 V. When the input voltage is lower than 1.5 V, the switching frequency is reduced gradually to 0.6 MHz to improve the efficiency and get higher boost ratio. When the input voltage is below 1 V, the switching frequency is fixed at a quasi-constant 0.6 MHz. ### 7.3.4 Current Limit Operation The TPS61022 uses a valley current limit sensing scheme. Current limit detection occurs during the off-time by sensing of the voltage drop across the synchronous rectifier. When the load current is increased such that the inductor current is above the current limit within the whole switching cycle time, the off-time is increased to allow the inductor current to decrease to this threshold before the next on-time begins (so called frequency fold-back mechanism). When the current limit is reached, the output voltage decreases during further load increase. The maximum continuous output current $(I_{OUT(LC)})$ , before entering current limit (CL) operation, can be defined by 公式 1. $$I_{OUT(CL)} = \left(1 - D\right) \times \left(I_{LIM} + \frac{1}{2}\Delta I_{L(P-P)}\right)$$ where - D is the duty cycle - ΔI<sub>L(P-P)</sub> is the inductor ripple current The duty cycle can be estimated by 公式 2. $$D = 1 - \frac{V_{IN} \times \eta}{V_{OUT}}$$ where - V<sub>OUT</sub> is the output voltage of the boost converter - V<sub>IN</sub> is the input voltage of the boost converter - η is the efficiency of the converter, use 90% for most applications (1) (2) (3) # Feature Description (接下页) The peak-to-peak inductor ripple current is calculated by 公式 3. $$\Delta I_{L\left(P-P\right)} = \frac{V_{IN} \times D}{L \times f_{SW}}$$ where - · L is the inductance value of the inductor - f<sub>SW</sub> is the switching frequency - D is the duty cycle - V<sub>IN</sub> is the input voltage of the boost converter # 7.3.5 Pass-Through Operation When the input voltage is higher than the setting output voltage, the output voltage is higher than the target regulation voltage. When the output voltage is 101% of the setting target voltage, the TPS61022 stops switching and fully turns on the high-side PMOS FET. The device works in pass-through mode. The output voltage is the input voltage minus the voltage drop across the DCR of the inductor and the $R_{DS(on)}$ of the PMOS FET. When the output voltage drops below the 97% of the setting target voltage as the input voltage declines or the load current increases, the TPS61022 resumes switching again to regulate the output voltage. ### 7.3.6 Overvoltage Protection The TPS61022 has an output overvoltage protection (OVP) to protect the device if the external feedback resistor divider is wrongly populated. When the output voltage is above 5.7 V typically, the device stops switching. Once the output voltage falls 0.1 V below the OVP threshold, the device resumes operating again. ### 7.3.7 Output Short-to-Ground Protection The TPS61022 starts to limit the output current when the output voltage is below 1.8 V. The lower the output voltage reaches, the smaller the output current is. When the VOUT pin is short to ground, and the output voltage becomes less than 0.4 V, the output current is limited to approximate 700 mA. Once the short circuit is released, the TPS61022 goes through the soft start-up again to the regulated output voltage. ### 7.3.8 Thermal Shutdown The TPS61022 goes into thermal shutdown once the junction temperature exceeds 150°C. When the junction temperature drops below the thermal shutdown recovery temperature, typically 130°C, the device starts operating again. ### 7.4 Device Functional Modes The TPS61022 operates at a quasi-constant frequency pulse width modulation (PWM) in moderate-to heavy load condition. Based on the input voltage to output voltage ratio, a circuit predicts the required on-time of the switching cycle. At the beginning of each switching cycle, the low-side NMOS FET switch, shown in *Functional Block Diagram*, is turned on. The input voltage is applied across the inductor and the inductor current ramps up. In this phase, the output capacitor is discharged by the load current. When the on-time expires, the main switch NMOS FET is turned off, and the rectifier PMOS FET is turned on. The inductor transfers its stored energy to replenish the output capacitor and supply the load. The inductor current declines because the output voltage is higher than the input voltage. When the inductor current hits a value that is the error amplifier's output, the next switching cycle starts again. The error amplifier compares the feedback voltage of the output voltage with an internal reference voltage; its output determines the inductor valley current in every switching cycle. In light load condition, the TPS61022 implements two operation modes (power-save mode with PFM and forced PWM mode) to meet different application requirements. The operation modes are set by the status of the MODE pin. When the MODE pin is connected to logic low, the device works in the PFM mode. When the MODE pin is connected to logic high, the device works in the forced PWM mode. # Device Functional Modes (接下页) ### 7.4.1 Forced PWM Mode ZHCSJB0-JANUARY 2019 In the forced PWM mode, the TPS61022 keeps the switching frequency constant in light load condition. When the load current decreases, the output of the internal error amplifier decreases as well to keep the inductor current down and deliver less power from input to output. When the output current further reduces, the current through the inductor decreases to zero during the off-time. The high-side P-MOSFET is not turned off even if the current through the MOSFET is zero. Thus, the inductor current changes its direction after it runs to zero. The power flow is from output side to input side. The efficiency is low in this mode. But with the fixed switching frequency, there is no audible noise and other problems which might be caused by low switching frequency in light load condition. ### 7.4.2 Power-Save Mode The TPS61022 integrates a power-save mode with PFM to improve efficiency at light load. When the load current decreases, the inductor valley current set by the output of the error amplifier no longer regulates the output voltage. When the inductor valley current hits the low limit of 150 mA, the output voltage exceeds the setting voltage as the load current decreases further. When the FB voltage hits the PFM reference voltage, the TPS61022 goes into the power-save mode. In the power-save mode, when the FB voltage rises and hits the PFM reference voltage, the device continues switching for several cycles because of the delay time of the internal comparator — then it stops switching. The load is supplied by the output capacitor, and the output voltage declines. When the FB voltage falls below the PFM reference voltage, after the delay time of the comparator, the device starts switching again to ramp up the output voltage. 图 15. Output Voltage in PWM Mode and PFM Mode # 8 Application and Implementation 注 Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality. # 8.1 Application Information The TPS61022 is a synchronous boost converter designed to operate from an input voltage supply range between 0.5 V and 5.5 V with a minimum 6.5-A valley switch current limit. The TPS61022 typically operates at a quasi-constant 1-MHz frequency PWM at moderate-to-heavy load currents when the input voltage is above 1.5 V. The switching frequency changes to 0.6 MHz gradually with the input voltage changing from 1.5 V to 1 V for better efficiency and high step-up ratio. When the input voltage is below 1 V, the switching frequency is fixed at a quasi-constant 0.6 MHz. At light load currents, when the MODE pin is set to low logic level, the TPS61022 converter operates in power-save mode with PFM to achieve high efficiency over the entire load current range. When the MODE pin is set to high logic level, the TPS61022 converter operates in forced PWM mode to keep the switching frequency constant. # 8.2 Typical Application The TPS61022 provides a power supply solution for portable devices powered by batteries or backup applications powered by super-capacitors. With minimum 6.5-A switch current capability, the TPS61022 can output 5 V and 3 A from a single-cell Li-ion battery. 图 16. Li-ion Battery to 5-V Boost Converter ### 8.2.1 Design Requirements The design parameters are listed in 表 1. 表 1. Design Parameters | PARAMETERS | VALUES | |-----------------------|-----------------| | Input voltage | 2.7 V to 4.35 V | | Output voltage | 5 V | | Output current | 3 A | | Output voltage ripple | ±50 mV | (4) (5) # 8.2.2 Detailed Design Procedure ### 8.2.2.1 Setting the Output Voltage The output voltage is set by an external resistor divider (R1, R2 in 图 16). When the output voltage is regulated, the typical voltage at the FB pin is $V_{RFF}$ . Thus the resistor divider is determined by 公式 4. $$R1 = \left(\frac{V_{OUT}}{V_{REF}} - 1\right) \times R2$$ where - V<sub>OUT</sub> is the regulated output voltage - V<sub>REF</sub> is the internal reference voltage at the FB pin For best accuracy, keep R2 smaller than 300 $k\Omega$ to ensure the current flowing through R2 is at least 100 times larger than the FB pin leakage current. Changing R2 towards a lower value increases the immunity against noise injection. Changing the R2 towards a higher value reduces the quiescent current for achieving highest efficiency at low load currents. ### 8.2.2.2 Inductor Selection Because the selection of the inductor affects steady-state operation, transient behavior, and loop stability, the inductor is the most important component in power regulator design. There are three important inductor specifications, inductor value, saturation current, and dc resistance (DCR). The TPS61022 is designed to work with inductor values between $0.33 \,\mu\text{H}$ and $2.9 \,\mu\text{H}$ . Follow 公式 5 to 公式 7 to calculate the inductor peak current for the application. To calculate the current in the worst case, use the minimum input voltage, maximum output voltage, and maximum load current of the application. To have enough design margins, choose the inductor value with -30% tolerances, and low power-conversion efficiency for the calculation. In a boost regulator, the inductor dc current can be calculated by 公式 5. $$I_{L(DC)} = \frac{V_{OUT} \times I_{OUT}}{V_{IN} \times \eta}$$ where - V<sub>OUT</sub> is the output voltage of the boost converter - I<sub>OUT</sub> is the output current of the boost converter - ullet $V_{IN}$ is the input voltage of the boost converter - η is the power conversion efficiency, use 90% for most applications The inductor ripple current is calculated by 公式 6. $$\Delta I_{L(P-P)} = \frac{V_{IN} \times D}{L \times f_{SW}}$$ where - D is the duty cycle, which can be calculated by 公式 2 - · L is the inductance value of the inductor - f<sub>SW</sub> is the switching frequency - V<sub>IN</sub> is the input voltage of the boost converter (6) Therefore, the inductor peak current is calculated by 公式 7. $$I_{L(P)} = I_{L(DC)} + \frac{\Delta I_{L(P-P)}}{2}$$ (7) Normally, it is advisable to work with an inductor peak-to-peak current of less than 40% of the average inductor current for maximum output current. A smaller ripple from a larger valued inductor reduces the magnetic hysteresis losses in the inductor and EMI. But in the same way, load transient response time is increased. The saturation current of the inductor must be higher than the calculated peak inductor current. 表 2 lists the recommended inductors for the TPS61022. ZHCSJB0-JANUARY 2019 www.ti.com.cn ### 表 2. Recommended Inductors for the TPS61022 | PART NUMBER | L (µH) | DCR MAX (mΩ) | SATURATION CURRENT (A) | SIZE (LxWxH) | VENDOR | |----------------|--------|--------------|------------------------|-------------------------------|-------------------| | XAL7030-102MEC | 1 | 5.00 | 28 | 8 × 8 × 3.1 | Coilcraft | | XAL6030-102MEC | 1 | 6.18 | 23 | $6.36 \times 6.56 \times 3.1$ | Coilcraft | | XEL5030-102MEC | 1 | 8.40 | 16.9 | $5.3 \times 5.5 \times 3.1$ | Coilcraft | | 744316100 | 1 | 5.23 | 11.5 | $5.6 \times 5.3 \times 4.3$ | Wurth Elecktronik | ### 8.2.2.3 Output Capacitor Selection The output capacitor is mainly selected to meet the requirements for output ripple and loop stability. The ripple voltage is related to capacitor capacitance and its equivalent series resistance (ESR). Assuming a ceramic capacitor with zero ESR, the minimum capacitance needed for a given ripple voltage can be calculated by 公式 $$C_{OUT} = \frac{I_{OUT} \times D_{MAX}}{f_{SW} \times V_{RIPPLE}}$$ where - D<sub>MAX</sub> is the maximum switching duty cycle - V<sub>RIPPLE</sub> is the peak-to-peak output ripple voltage - I<sub>OUT</sub> is the maximum output current - f<sub>SW</sub> is the switching frequency The ESR impact on the output ripple must be considered if tantalum or aluminum electrolytic capacitors are used. The output peak-to-peak ripple voltage caused by the ESR of the output capacitors can be calculated by 公式 9. $$V_{RIPPLE(ESR)} = I_{L(P)} \times R_{ESR}$$ (9) Take care when evaluating the derating of a ceramic capacitor under dc bias voltage, aging, and ac signal. For example, the dc bias voltage can significantly reduce capacitance. A ceramic capacitor can lose more than 50% of its capacitance at its rated voltage. Therefore, always leave margin on the voltage rating to ensure adequate capacitance at the required output voltage. Increasing the output capacitor makes the output ripple voltage smaller in PWM mode. TI recommends using the X5R or X7R ceramic output capacitor in the range of 10-μF to 50-μF effective capacitance. The output capacitor affects the small signal control loop stability of the boost regulator. If the output capacitor is below the range, the boost regulator can potentially become unstable. Increasing the output capacitor makes the output ripple voltage smaller in PWM mode. ### 8.2.2.4 Loop Stability, Feedforward Capacitor Selection When the switching waveform shows large duty cycle jitter or the output voltage or inductor current shows oscillations, the regulation loop may be unstable. The load transient response is another approach to check the loop stability. During the load transient recovery time, V<sub>OUT</sub> can be monitored for settling time, overshoot or ringing that helps judge the stability of the converters. Without any ringing, the loop has usually more than 45° of phase margin. A feedforward capacitor (C3 in the <a>8</a> 17) in parallel with R1 induces a pair of zero and pole in the loop transfer function. By setting the proper zero frequency, the feedforward capacitor can increase the phase margin to improve the loop stability. For large output capacitance more than 40 µF application, TI recommends a feedforward capacitor to set the zero frequency (fFFZ) to 2 kHz. As for the input voltage lower than 2-V application, TI recommends setting the zero frequency (f<sub>FFZ</sub>) to 20 kHz when the effective output capacitance is less than 40 μF. The value of the feedforward capacitor can be calculated by $\Delta \pm 10$ . $$C3 = \frac{1}{2\pi \times f_{\text{EE7}} \times R1}$$ ### where • R1 is the resistor between the VOUT pin and FB pin • f<sub>FFZ</sub> is the zero frequency created by the feedforward capacitor (10) 图 17. TPS61022 Circuit With Feedforward Capacitor ### 8.2.2.5 Input Capacitor Selection Multilayer X5R or X7R ceramic capacitors are excellent choices for input decoupling of the step-up converter as they have extremely low ESR and are available in small footprints. Input capacitors must be located as close as possible to the device. While a 10- $\mu$ F input capacitor is sufficient for most applications, larger values may be used to reduce input current ripple without limitations. Take care when using only ceramic input capacitors. When a ceramic capacitor is used at the input and the power is being supplied through long wires, a load step at the output can induce ringing at the VIN pin. This ringing can couple to the output and be mistaken as loop instability or could even damage the part. In this circumstance, place additional bulk capacitance (tantalum or aluminum electrolytic capacitor) between ceramic input capacitor and the power source to reduce ringing that can occur between the inductance of the power source leads and ceramic input capacitor. # 8.2.3 Application Curves **NSTRUMENTS** # 8.3 System Examples For those applications with input voltage higher than 4.8 V, TI suggests adding a diode between the VIN pin and the VOUT pin to pre-bias the output before the TPS61022 is enabled. As an example shown in 图 28, the input voltage is from a USB port in the range of 4.5 V to 5.25 V. The target output voltage is 5 V to 5.25 V. 图 28. TPS61022 Circuit for $V_{IN} > 4.8$ -V Application # 9 Power Supply Recommendations The device is designed to operate from an input voltage supply range between 0.5 V to 5.5 V. This input supply must be well regulated. If the input supply is located more than a few inches from the converter, additional bulk capacitance may be required in addition to the ceramic bypass capacitors. A typical choice is a tantalum or aluminum electrolytic capacitor with a value of $100~\mu F$ . Output current of the input power supply must be rated according to the supply voltage, output voltage, and output current of the TPS61022. # 10 Layout # 10.1 Layout Guidelines As for all switching power supplies, especially those running at high switching frequency and high currents, layout is an important design step. If the layout is not carefully done, the regulator could suffer from instability and noise problems. To maximize efficiency, switch rise and fall time are very fast. To prevent radiation of high frequency noise (for example, EMI), proper layout of the high-frequency switching path is essential. Minimize the length and area of all traces connected to the SW pin, and always use a ground plane under the switching regulator to minimize interplane coupling. The input capacitor needs not only to be close to the VIN pin, but also to the GND pin in order to reduce input supply ripple. The most critical current path for all boost converters is from the switching FET, through the rectifier FET, then the output capacitors, and back to ground of the switching FET. This high current path contains nanosecond rise and fall time and must be kept as short as possible. Therefore, the output capacitor not only must be close to the VOUT pin, but also to the GND pin to reduce the overshoot at the SW pin and VOUT pin. # 10.2 Layout Example 图 29. Layout Example ### 10.3 Thermal Considerations Restrict the maximum IC junction temperature to 125°C under normal operating conditions. Calculate the maximum allowable dissipation, $P_{D(max)}$ , and keep the actual power dissipation less than or equal to $P_{D(max)}$ . The maximum-power-dissipation limit is determined using 公式 11. $$P_{D(max)} = \frac{125 - T_A}{R_{\theta JA}}$$ where - T<sub>A</sub> is the maximum ambient temperature for the application - $R_{\theta JA}$ is the junction-to-ambient thermal resistance given in *Thermal Information* (11) The TPS61022 comes in a VQFN package. This package includes three power pads that improves the thermal capabilities of the package. The real junction-to-ambient thermal resistance of the package greatly depends on the PCB type, layout, and thermal pad connection. Using larger and thicker PCB copper for the power pads (GND, SW, and VOUT) to enhance the thermal performance. Using more vias connects the ground plate on the top layer and bottom layer around the IC without solder mask also improves the thermal capability. # 11 器件和文档支持 ### 11.1 器件支持 ### 11.1.1 第三方产品免责声明 TI 发布的与第三方产品或服务有关的信息,不能构成与此类产品或服务或保修的适用性有关的认可,不能构成此类产品或服务单独或与任何 TI 产品或服务一起的表示或认可。 # 11.2 接收文档更新通知 要接收文档更新通知,请导航至 Tl.com.cn 上的器件产品文件夹。单击右上角的通知我 进行注册,即可每周接收产品信息更改摘要。有关更改的详细信息,请查看任何已修订文档中包含的修订历史记录。 ### 11.3 社区资源 下列链接提供到 TI 社区资源的连接。链接的内容由各个分销商"按照原样"提供。这些内容并不构成 TI 技术规范,并且不一定反映 TI 的观点;请参阅 TI 的 《使用条款》。 TI E2E™ 在线社区 TI 的工程师对工程师 (E2E) 社区。此社区的创建目的在于促进工程师之间的协作。在 e2e.ti.com 中,您可以咨询问题、分享知识、拓展思路并与同行工程师一道帮助解决问题。 设计支持 71 参考设计支持 可帮助您快速查找有帮助的 E2E 论坛、设计支持工具以及技术支持的联系信息。 # 11.4 商标 E2E is a trademark of Texas Instruments. All other trademarks are the property of their respective owners. # 11.5 静电放电警告 这些装置包含有限的内置 ESD 保护。 存储或装卸时,应将导线一起截短或将装置放置于导电泡棉中,以防止 MOS 门极遭受静电损伤。 # 11.6 术语表 SLYZ022 — TI 术语表。 这份术语表列出并解释术语、缩写和定义。 # 12 机械、封装和可订购信息 以下页面包含机械、封装和可订购信息。这些信息是指定器件的最新可用数据。数据如有变更,恕不另行通知,且 不会对此文档进行修订。如需获取此数据表的浏览器版本,请查阅左侧的导航栏。 # 重要声明和免责声明 TI 均以"原样"提供技术性及可靠性数据(包括数据表)、设计资源(包括参考设计)、应用或其他设计建议、网络工具、安全信息和其他资源,不保证其中不含任何瑕疵,且不做任何明示或暗示的担保,包括但不限于对适销性、适合某特定用途或不侵犯任何第三方知识产权的暗示担保。 所述资源可供专业开发人员应用TI产品进行设计使用。您将对以下行为独自承担全部责任: (1)针对您的应用选择合适的TI产品; (2)设计、验证并测试您的应用; (3)确保您的应用满足相应标准以及任何其他安全、安保或其他要求。所述资源如有变更,恕不另行通知。TI对您使用所述资源的授权仅限于开发资源所涉及TI产品的相关应用。除此之外不得复制或展示所述资源,也不提供其它TI或任何第三方的知识产权授权许可。如因使用所述资源而产生任何索赔、赔偿、成本、损失及债务等,TI对此概不负责,并且您须赔偿由此对TI及其代表造成的损害。 TI 所提供产品均受TI 的销售条款 (http://www.ti.com.cn/zh-cn/legal/termsofsale.html) 以及ti.com.cn上或随附TI产品提供的其他可适用条款的约束。TI提供所述资源并不扩展或以其他方式更改TI 针对TI 产品所发布的可适用的担保范围或担保免责声明。 邮寄地址: 上海市浦东新区世纪大道 1568 号中建大厦 32 楼,邮政编码: 200122 Copyright © 2019 德州仪器半导体技术(上海)有限公司 # PACKAGE OPTION ADDENDUM 6-Feb-2020 ### PACKAGING INFORMATION | Orderable Device | Status | Package Type | _ | Pins | _ | Eco Plan | Lead/Ball Finish | MSL Peak Temp | Op Temp (°C) | Device Marking | Samples | |------------------|--------|--------------|---------|------|------|----------------------------|------------------|---------------------|--------------|----------------|---------| | | (1) | | Drawing | | Qty | (2) | (6) | (3) | | (4/5) | | | TPS61022RWUR | ACTIVE | VQFN-HR | RWU | 7 | 3000 | Green (RoHS<br>& no Sb/Br) | NIPDAU | Level-2-260C-1 YEAR | -40 to 125 | 1UNF | Samples | | TPS61022RWUT | ACTIVE | VQFN-HR | RWU | 7 | 250 | Green (RoHS<br>& no Sb/Br) | NIPDAU | Level-2-260C-1 YEAR | -40 to 125 | 1UNF | Samples | (1) The marketing status values are defined as follows: ACTIVE: Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. (2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free". RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption. **Green:** TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement. - (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. - (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device. - (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device. - (6) Lead/Ball Finish Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width. **Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. 6-Feb-2020 PLASTIC QUAD FLAT PACK- NO LEAD NOTES: - All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. - 2. This drawing is subject to change without notice. PLASTIC QUAD FLAT PACK- NO LEAD NOTES: (continued) - 3. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271). - 4. Solder mask tolerances between and around signal pads can vary based on board fabrication site. PLASTIC QUAD FLAT PACK- NO LEAD 4223724/C 02/2018 NOTES: (continued) 5. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. # 重要声明和免责声明 TI 均以"原样"提供技术性及可靠性数据(包括数据表)、设计资源(包括参考设计)、应用或其他设计建议、网络工具、安全信息和其他资源,不保证其中不含任何瑕疵,且不做任何明示或暗示的担保,包括但不限于对适销性、适合某特定用途或不侵犯任何第三方知识产权的暗示担保。 所述资源可供专业开发人员应用TI产品进行设计使用。您将对以下行为独自承担全部责任: (1)针对您的应用选择合适的TI产品; (2)设计、验证并测试您的应用; (3)确保您的应用满足相应标准以及任何其他安全、安保或其他要求。所述资源如有变更,恕不另行通知。TI对您使用所述资源的授权仅限于开发资源所涉及TI产品的相关应用。除此之外不得复制或展示所述资源,也不提供其它TI或任何第三方的知识产权授权许可。如因使用所述资源而产生任何索赔、赔偿、成本、损失及债务等,TI对此概不负责,并且您须赔偿由此对TI及其代表造成的损害。 TI 所提供产品均受TI 的销售条款 (http://www.ti.com.cn/zh-cn/legal/termsofsale.html) 以及ti.com.cn上或随附TI产品提供的其他可适用条款的约束。TI提供所述资源并不扩展或以其他方式更改TI 针对TI 产品所发布的可适用的担保范围或担保免责声明。 邮寄地址: 上海市浦东新区世纪大道 1568 号中建大厦 32 楼,邮政编码: 200122 Copyright © 2020 德州仪器半导体技术(上海)有限公司