

Test Report July 2016

PMP15007 Test Results

**Test Data** 

**PMP15007** 

# TEXAS INSTRUMENTS



# **Table of Content**

| Circuit Description                                                           | 3  |
|-------------------------------------------------------------------------------|----|
| Power Specification                                                           | 3  |
| Board Photo                                                                   | 3  |
| Thermal Image of the EVM at 36VIN &I <sub>PRI</sub> =I <sub>SEC</sub> =0.225A | 4  |
| Thermal Image of the EVM at 72VIN &I <sub>PRI</sub> =I <sub>SEC</sub> =0.225A | 4  |
| Efficiency Data                                                               | 5  |
| Load Regulation Data                                                          | 6  |
| Line Regulation Data                                                          | 8  |
| Start Up                                                                      | 9  |
| Load Transients                                                               | 11 |
| Load Step on Secondary Side                                                   | 11 |
| Load Step on Primary Side                                                     | 12 |
| SW Node Waveforms and Output Voltage Ripple and Current Waveforms             | 13 |
| Short Circuit Test                                                            | 14 |



# **Circuit Description**

PMP15007 uses the LM5161- Q1 in a Fly-Buck topology with the primary and secondary output both set to 5V nominal. The circuit accommodates a voltage input range from 36V to 72V, ideal for the 48-V nominal input rail. While the primary side is set at 5.32V nominally, using the feedback resistors, the secondary isolated side sees 5V, based on Coilcraft's LPD8035V series coupled inductor set at a turns-ratio of 1:1. The maximum operating current on both the primary and secondary rails are set at 225mA each. The switching frequency is set at 315 kHz nominal.

The design was built on PMP15005 with a dimension of 50 x 44 mm. Two layer PCB was used for the design, 1 oz. copper on top and bottom layer.

# **Power Specification**

| VIN Min.                        | 36-V        |
|---------------------------------|-------------|
| VIN Max.                        | 72-V        |
| V <sub>OUT,PRI</sub>            | 5-V (±1%)   |
| V <sub>OUT,SEC</sub>            | 5-V (±10%)  |
| I <sub>OUT,PRI</sub>            | 0-A-0.225-A |
| IOUT,SEC                        | 0-A-0.225-A |
| Approximate Switching Frequency | ≈315 KHz    |

## **Board Photo**





# Thermal Image of the EVM at 36VIN &I<sub>PRI</sub>=I<sub>SEC</sub>=0.225A



The 'Max Cursor' in the picture above represents the surface of the coupled inductor and the (+) represents the IC. As seen in the picture the coupled inductor is the hottest part on the board during the operation.

# Thermal Image of the EVM at 72VIN & $I_{PRI}=I_{SEC}=0.225A$



The 'Max Cursor' in the picture above represents the surface of the coupled inductor and the (+) represents the IC. As seen in the picture the IC gets hotter on the board during this operation.



# **Efficiency Data**



5



# Load Regulation Data

Dotted line plots (- - - ) show  $V_{PRI}$  and the solid line plots show  $V_{SEC}$  (unless specified).











# **Line Regulation Data**

Dotted line plots  $(---) = V_{PRI}$  and the solid line plots  $= V_{SEC}$  (unless specified).







# Start Up

Test condition: VIN = 36 V, both outputs set at No load (0mA on Primary and Secondary). C1 (Yellow) –  $V_{SEC}$  (5.3 V)

 $C2 \ (Pink) - \ I_{PRI} - Current \ through \ primary \ side \ of \ coupled \ inductor.$ 

C3 (Blue)  $-V_{PRI}$  (5.4 V)

C4 (Green)  $-V_{IN}$ 





Test condition: VIN = 36V, both primary and secondary set at full load (225mA). C1 (Yellow) –  $V_{SEC}$  (5 V)

### $C2 \ (Pink) - \ I_{PRI} - Current \ through \ primary \ side \ of \ coupled \ inductor.$

- C3 (Blue) -V<sub>PRI</sub> (5.4 V)
- C4 (Green) -V<sub>IN</sub>



Test condition: VIN = 72V, both outputs set at No load (0mA on Primary and Secondary). C1 (Yellow) –  $V_{SEC}$  (5.3 V)

#### C2 (Pink) – I<sub>PRI</sub> – Current through primary side of coupled inductor.

#### C3 (Blue) -V<sub>PRI</sub> (5.4 V)

C4 (Green)  $-V_{IN}$ 





Test condition: VIN = 72V, both primary and secondary fully loaded. C1 (Yellow) –  $V_{SEC}$  (5 V)

#### C2 (Pink) – $I_{PRI}$ – Current through primary side of coupled inductor.

C3 (Blue) –V<sub>PRI</sub> (5.4 V)

C4 (Green) -V<sub>IN</sub>



## **Load Transients**

## Load Step on Secondary Side

Test condition: VIN = 48V with  $I_{PRI}$  set to 0A

CH1 (Yellow) –  $V_{SEC}$  (AC coupled);  $\Delta V_{SEC}$  = 146mV peak to peak

CH2 (Pink) -  $I_{SEC}$  = load step from 100mA to 200mA with slew rate set to 500mA/us

CH3 (Blue) -  $V_{PRI}$  (AC coupled);  $\Delta V_{PRI}$  < 10mV peak to peak





## Load Step on Primary Side

Test condition: VIN = 48V with  $I_{SEC}$  set to 0A

CH1 (Yellow) –  $V_{SEC}$  (AC coupled)  $\Delta V_{SEC}$  = 116mV peak to peak

## CH2 (Pink) - $I_{PRI}$ = load step from 100mA to 200mA with slew rate set to 500mA/us

## CH3 (Blue) - $V_{PRI}$ (AC coupled); $\Delta V_{PRI}\!<\!\!50mV$ peak to peak





# SW Node Waveforms and Output Voltage Ripple and Current Waveforms

Test condition: VIN = 48V, both primary and secondary have 225mA load.

#### C1 (Yellow) - Switch node

C2 (Pink) – I<sub>PRI</sub> = Current through primary side of coupled inductor.

## C4 (Green) – $V_{PRI}$ (AC coupled), $\Delta V_{PRI} = 20mV$



Test condition: VIN = 48V, both primary and secondary have 225mA load.

#### C1 (Yellow) - Switch node

#### C2 (Pink) – $I_{PRI}$ = Current through primary side of coupled inductor.

#### C3 (Blue) – $V_{SEC}$ (AC coupled), $\Delta V_{SEC}$ = 60mV





# **Short Circuit Test**

A short circuit on either output may result in failure to the LM5161-Q1. The saturation current rating of the coupled inductor used is lower than the typical current limit of the IC. Should a short circuit occur, this will result in saturation of the coupled inductor. For applications that require short circuit protection, it is strongly recommended that a coupled inductor with higher saturating currents above 1.6A, be used.

#### **IMPORTANT NOTICE FOR TI REFERENCE DESIGNS**

Texas Instruments Incorporated ('TI') reference designs are solely intended to assist designers ("Designer(s)") who are developing systems that incorporate TI products. TI has not conducted any testing other than that specifically described in the published documentation for a particular reference design.

TI's provision of reference designs and any other technical, applications or design advice, quality characterization, reliability data or other information or services does not expand or otherwise alter TI's applicable published warranties or warranty disclaimers for TI products, and no additional obligations or liabilities arise from TI providing such reference designs or other items.

TI reserves the right to make corrections, enhancements, improvements and other changes to its reference designs and other items.

Designer understands and agrees that Designer remains responsible for using its independent analysis, evaluation and judgment in designing Designer's systems and products, and has full and exclusive responsibility to assure the safety of its products and compliance of its products (and of all TI products used in or for such Designer's products) with all applicable regulations, laws and other applicable requirements. Designer represents that, with respect to its applications, it has all the necessary expertise to create and implement safeguards that (1) anticipate dangerous consequences of failures, (2) monitor failures and their consequences, and (3) lessen the likelihood of failures that might cause harm and take appropriate actions. Designer agrees that prior to using or distributing any systems that include TI products, Designer will thoroughly test such systems and the functionality of such TI products as used in such systems. Designer may not use any TI products in life-critical medical equipment unless authorized officers of the parties have executed a special contract specifically governing such use. Life-critical medical equipment is medical equipment where failure of such equipment would cause serious bodily injury or death (e.g., life support, pacemakers, defibrillators, heart pumps, neurostimulators, and implantables). Such equivalent classifications outside the U.S.

Designers are authorized to use, copy and modify any individual TI reference design only in connection with the development of end products that include the TI product(s) identified in that reference design. HOWEVER, NO OTHER LICENSE, EXPRESS OR IMPLIED, BY ESTOPPEL OR OTHERWISE TO ANY OTHER TI INTELLECTUAL PROPERTY RIGHT, AND NO LICENSE TO ANY TECHNOLOGY OR INTELLECTUAL PROPERTY RIGHT OF TI OR ANY THIRD PARTY IS GRANTED HEREIN, including but not limited to any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information published by TI regarding third-party products or services does not constitute a license to use such products or services, or a warranty or endorsement thereof. Use of the reference design or other items described above may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

TI REFERENCE DESIGNS AND OTHER ITEMS DESCRIBED ABOVE ARE PROVIDED "AS IS" AND WITH ALL FAULTS. TI DISCLAIMS ALL OTHER WARRANTIES OR REPRESENTATIONS, EXPRESS OR IMPLIED, REGARDING THE REFERENCE DESIGNS OR USE OF THE REFERENCE DESIGNS, INCLUDING BUT NOT LIMITED TO ACCURACY OR COMPLETENESS, TITLE, ANY EPIDEMIC FAILURE WARRANTY AND ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, AND NON-INFRINGEMENT OF ANY THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

TI SHALL NOT BE LIABLE FOR AND SHALL NOT DEFEND OR INDEMNIFY DESIGNERS AGAINST ANY CLAIM, INCLUDING BUT NOT LIMITED TO ANY INFRINGEMENT CLAIM THAT RELATES TO OR IS BASED ON ANY COMBINATION OF PRODUCTS AS DESCRIBED IN A TI REFERENCE DESIGN OR OTHERWISE. IN NO EVENT SHALL TI BE LIABLE FOR ANY ACTUAL, DIRECT, SPECIAL, COLLATERAL, INDIRECT, PUNITIVE, INCIDENTAL, CONSEQUENTIAL OR EXEMPLARY DAMAGES IN CONNECTION WITH OR ARISING OUT OF THE REFERENCE DESIGNS OR USE OF THE REFERENCE DESIGNS, AND REGARDLESS OF WHETHER TI HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES.

TI's standard terms of sale for semiconductor products (<u>http://www.ti.com/sc/docs/stdterms.htm</u>) apply to the sale of packaged integrated circuit products. Additional terms may apply to the use or sale of other types of TI products and services.

Designer will fully indemnify TI and its representatives against any damages, costs, losses, and/or liabilities arising out of Designer's noncompliance with the terms and provisions of this Notice.

> Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2016, Texas Instruments Incorporated