

Power Supply Design Seminar

# **Practical Considerations in High Performance MOSFET, IGBT, and MCT Gate Drive Circuits**

Topic Categories: **Design Reviews – Functional Circuit Blocks Driving Power MOSFETs**

Reproduced from 1991 Unitrode Power Supply Design Seminar SEM800, Topic 6 TI Literature Number: SLUP097

© 1991 Unitrode Corporation © 2011 Texas Instruments Incorporated

**Product Update:** This topic references the UC3708. While this TI device may still be available, the later-generation UCC27323 may offer performance enhancements.

> **Power Seminar topics and online powertraining modules are available at: power.ti.com/seminars**



## Practical Considerations in High Performance MOSFET, IGBT, and MCT Gate Drive Circuits

## Bill Andreycak

## Introduction:

*The switchmode power supply industry trend towards higher conversion frequencies is motivated by the desire to achieve higher power densities. As switching frequencies push towards and beyond 1 MHz. MOSFET transition periods can become a significant portion of the total switching period. Losses associated with voltage and current overlap during switching transitions not only degrade power supply efficiency. but warrant consideration from both a thermal and packaging standpoint. Although brief. each of the MOSFET switching transitions can be further reduced* if *driven from a high speed. high current totem-pole driver.* 

*Inadequate gate drive is generally the resuU of underestimating the effective load of a power MOSFET upon its driver.* 

## General Applications of Power **MOSFETs**

Effective Gate Capacitance: MOSFET input capacitance (CISS) is frequently misused as the load represented by a power MOSFET to the gate driver IC. In reality, the effective input capacitance of a MOSFET (CEFF) is much higher, and must be derived from the manufacturers' published total gate charge (00) information. Even the specified maximum values of the gate charge parameter do not accurately reflect the driver's instantaneous loads during a given switching transition. Fortunately, FET manufacturers provide a curve for the gate-to-source voltage (VGS) versus total gate charge in their data sheets. This will be segmented into four time intervals of interest per switching transition. Each of these will be analyzed to determine the effective gate capacitance and driver requirements for optimal performance in a clamped inductive load (Buck derived) application.

Total Gate Charge (QG): First, a typical high power MOSFET "Gate Charge versus Gate-ta-Source Voltage" curve will be examined. An IRFP460 device has been selected and this curve is applicable to most other MOSFET devices by adjusting the gate charge numbers accordingly. Both tum-on and tum-off transitions are shown with the respective drain currents and drain-to-source voltages.



*Fig* 1. - *Turn-On Waveforms Gate voltage vs. time* 

Interval to-t1: The time required to bring the gate voltage from zero to its threshold VGS(th) can be expressed as a delay time. Both the voltage across the switching device and current through it are unaffected during this interval.

Interval t1-t2: This period starts at time ti when The gate voltage has reached VGS(th) and drain current begins to flow. Current continues to rise until essentially reaching its fmal value at time 12. While this occurred, the gate to source voltage had also been increasing. The drain-to-source voltage remains unchanged at VDS(off). Power in the MOSFET is wasted by the simultaneous overlap of voltage and current.

Interval t2-t3: Beginning at time t2 the drain-tosource voltage starts to fall which introduces the "Miller" capacitance effects (CGD) from the drain to the MOSFET gate. The result is the noticeable plateau in the gate voltage waveform from time 12 until ts while a charge equal to QGD is admitted. It is here that most drive circuits are taxed to their limits. The interval concludes at time 13 when the drain voltage approaches its minimum.

Interval t3-t4: During this final interval of interest the gate voltage rises from the plateau of the prior region up to its final drive voltage. This increasing gate voltage decreases RoS(on), the MOSFET drain-to-source resistance. Bringing the gate voltage above 10 - 12V, however, has little effect on further reducing RoS(on).

#### SUMMARY OF TURN-ON WAVEFORMS AND DRIVER LIMITATIONS



The intervals during tum-off are basically the same as those described for tum-on, however the sequence and corresponding waveforms are reversed:

Interval t4-t3: The beginning of the turn-off cycle can be described as a delay from the final drive voltage (VGS(on)) to the plateau region. Both the drain voltage and current waveforms remain unchanged while the effective resistance  $(RDS(\omega n))$ increases as the gate voltage decreases.

Interval t3-t2: Once the plateau is reached at time ts, the gate voltage remains constant until time 12. Gate charge due to the Miller effect is being removed, an amount equal to QGD. The drain voltage rises to its off state amplitude, VDS(off),

while the drain current continues to flow and equals I(on). This lossy transition ends at time 12.

Interval t2-ti: Once the Miller charge is completely removed, the gate voltage is reduced from the plateau to the threshold voltage causing the drain current to fall from ION to zero. Transition power loss ends at time ti when the gate threshold is crossed.

Interval ti-to: This brief period is of little interest in the turn-off sequence since the device is off at time tt.



*Fig* 2. *Turn Off Waveforms* 

#### SUMMARY OF TURN-OFF WAVEFORMS AND DRIVER LIMITATIONS



FET Transition Power Loss: During each of the FET tum-on and tum-off sequences power is lost due to the simultaneous overlap of drain-source voltage and drain current. Since FET voltage and current are both externally controlled by the application, the driver IC can reduce power loss by making the transition times as brief as possible. Minimizing switching losses simply requires a competent driver IC, one able to provide high peak currents with high voltage slew rates.

A review of the prior transition waveforms indicates that power is lost between times to to ta. While t2 serves as the pivot point for which waveform is rising or falling, the equations show that t2 is irrelevant in the power loss equation. For the purpose of brevity, the waveform of interest can be approximated as a triangle while the other waveform is constant. The t<sub>1</sub> to t<sub>3</sub> interval can then be defined as the net transition time, trreastrion, with a conversion period of tPERIOD.

During the two intervals from t1 to 13:

$$
P_{LOSS} = \frac{I_{ON}V_{ds(off)}(t_2 - t_1)}{2 t_{PERIOD}}
$$

$$
P_{LOSS} = \frac{V_{ds(off)}I_{ON}(t_3 - t_2)}{2 t_{PERIOD}}
$$

Combining the two equations with  $transr$  $t_3-t_1$  results in a net loss of :

$$
P_{LOSS} = \frac{I_{ON} V_{ds(off)}(t_2 - t_1)}{2 t_{PERIOD}}
$$

Since these losses are incurred twice per cycle, first at turn-on and then again at tum-off, the net result is a doubling of the power loss.

$$
P_{LOSS} = \frac{V_{ds(off)} I_{ON} t_{(trans)}}{t_{PERIOD}}
$$

This relationship displays the need for fast transitions at any switching frequency, and is of significant concern at one megaHertz. Minimization of the FET transition power loss can be achieved with high current drivers.

Gate Charge: Each transition interval has an associated gate charge which can be derived from the FET manufacturers data sheets. Since there are three basic shapes to the VGS curve, the interval from to to ti can be lumped together with ti to t2. For most large FET geometries, the amount of charge in the to-ti span is negligible anyway. This simplification allows an easy calculation of the effective gate capacitance for each interval along with quantifying the peak current required to traverse in a given amount of time.

Charge can be represented as the product of capacitance multiplied by voltage, or current multiplied by time. The effective gate capacitance is determined by dividing the required gate charge (00) by the gate voltage during a given interval. Likewise, the current necessary to force a transition within a specified time is obtained by dividing the gate charge by the desired time.

Effective  $Cos = \Delta QG / \Delta VGS$ 

Required IG =  $\Delta$ QG / ITRANSITION

A "large" industry standard FET, the IRFP460 device, will be used for an example of the actual gate charge requirements over several intervals. First, the effective capacitance over the typical gate drive voltage of 0 - 10V will be determined. Typical gate to source voltage verses gate charge is shown in the figure below.

As V<sub>GS</sub> is varied from 0 to 10 Volts:

Effective  $C = \Delta QG / \Delta VGS = 120nC / 10V = 12nF$ 

*Notice that the effective load of* 12 *nanoFarads is approximately three times greater than the FET input capacitance, Ciss, specified as 4.1nF.* 

The average, or effective capacitance can also be somewhat misleading if used as the driver's load. This can best be demonstrated by the plateau in the gate voltage waveform where the voltage is virtually constant yet charge is induced. This indicates that the gate capacitance during this period is extremely high.

Gate charge, which dictates the driver requirements and obtainable transition times will be determined over the three regions of interest.

From to to t2:

$$
\Delta \text{QGS} = 20 \text{nC}; \quad \Delta \text{VGS} = 6 \text{V}
$$

Here, the effective capacitance can be calculated as 2OnC/6V or 3.3nF, slightly lower than CIss. During this period the driver IC is generally slew rate limited, unable to provide a high enough dv/dt to become peak current limited. The exact process used by the manufacturer and the resulting transistor speeds can be approaching their maximums.

During the plateau region from 12 to 13:

 $\Delta$ QGD = 0;  $\Delta$ VGS is 0 (approx)

The effective capacitance is difficult to calculate given these conditions, but is quite substantial. Of more importance is the peak driver current which governs the duration of the "Miller" plateau region and fall time of the drain voltage. Since charge also equals current multiplied by time  $(Q=It)$ , the necessary gate current can be determined based on a desired drain fall time. Likewise, the achievable drain voltage fall time can be determined based upon peak driver current.

$$
IG(max) = \Delta QGD(plateau) / t_{(Vds fall)}
$$
  

$$
t_{(Vds fall)} = \Delta QGD(plateau) / I(max) driver
$$

The final area of interest is from to to t4 where  $\Delta$ Qg equals 40nC and the gate voltage rises by about 4 Yolts. Here the interval capacitance of 10nF approaches that of the average value of 12nF for the entire tum-on or turn-off interval.

#### *In many applications using large FETs, the peak driver current dominates as the limiting factor in obtaining rapid MOSFET transition speeds.*

Gate Drive Power Considerations: Perhaps the most popular misconception in the power supply industry is that a FET gates require NO power from the auxiliary supply - that both turn-on and turn-off are miraculously power free. Another fallacy is that the driver consumes all the measured supply current, Icc, and none of it is used to transition the gates. Obviously, both of these statements are false.

In reality, the power required by the gate itself can be quite substantial in high frequency applications. Calculation of this begins by listing the specified total gate charge for the FET device, QG. The gate power utilized in charging and discharging a capacitor at frequency "F" is:

$$
PCAP = C \cdot V^2 \cdot F
$$

Substituting the gate charge for capacitance multiplied by voltage  $(Q=C V)$  in this equation results in :

#### $PGATE = QG \cdot V \cdot F$

Typical gate power required versus FET size and switching frequency is tabulated in Table 1. The corresponding driver input current at a nominal 12 Yolt bias is shown in Table 2.

#### Table 1· GATE POWER (mW) vs. SWITCHING FREQUENCY AND FET SIZE



#### Table 2· DC SUPPLY CURRENT (mA) vs. SWITCHING FREQUENCY AND FET SIZE



## Driver Considerations

As previously demonstrated, the ideal MOSFET gate drive IC is a unique blend of both high speed switching and high peak current capability. Initially, the high speed is required to bring the gate voltage from zero to the plateau, but the current is low. Once the plateau is intersected, the driver voltage is fairly constant, and the IC must switch modes. Instantly, the driver current snaps to its maximum as charge is injected to overcome the FET's Miller effects. Finally, a combination of both high slew rate and high current is needed to complete the gate drive cycle.

At tum-off this sequence is reversed, first demanding both high slew rate and high current simultaneously. This is followed by the plateau region which is limited only by the maximum driver current. Finally, there is high speed discharge of the gate to zero Yolts. Optimization of a driver for this type of application can be difficult. In general, the MOSFET driver IC output stage is designed to switch as fast as the manufacturer's process will allow.

Cross Conduction: There are numerous tradeoffs involved in the design of these drivers beyond the obvious choices of number of outputs and peak: current capability. Cross-conduction is defined as the conduction of current through both of the totem pole transistors simultaneously from Vin to ground. It is an unproductive loss in the output stage which results in unnecessary heating of the driver and wasted power. Cross conduction is the result of turning one transistor ON before the opposing one is fully off, a compromise often necessary to minimize the input to output propagation delays.

An interesting observation is that crossconduction is less of a concern with large capacitive loads ( FETs ) than with unloaded or lightly loaded driver outputs. Any capacitive load will reduce the slew of the output stage, slowing down its dv/dt. This causes a portion of the cross conduction current to flow from the load, rather than from the input supply through the driver's opposite output transistor. The power loss associated with a driver's inherent cross-conduction is unchanged with large capacitive loads, however it is not caused by a "shoot-through" of supply current.

Driver Performance: There are a variety of applications for MOSFET drivers - each with its own unique set of speed and peak: current requirements. Most general purpose drivers feature 1.5 amp peak totem-pole outputs which deliver rise and fall times of approximately 40nsec into 1 nF. Propagation delays are in the vicinity of 40 to 50 nsec, making these devices quite adaptable to numerous power supply and motor control applications. These specifications can be used for a comparison to those of a new series of higher speed and higher current devices: the UC1708, UCl710 and the UC1711 power MOSFET drivers. Each member in this group of 3rd generation driver ICs features significant performance improvements over their predecessors with one parameter optimized for a specific set of applications.

Propagation delays: The trend towards higher power densities has thrust switching frequencies well beyond IMHz in many low to medium power systems. With a one microsecond or less total conversion period, the FET switching transitions





Note 1. Typical Vc plus Vcc current measured at 200KHZ, 50% duty cycle and no load Note 2. Using the device's other input Note 3. Package dependent

should be in the order of low tens of nanoseconds to yield high efficiency. Also, the propagation delays from the driver input to output should be around ten nanoseconds for quick response.

Thermal Considerations: The driver output stage can be modeled as a resistance to the respective auxiliary supply rail driving an ideal FET capacitor. All of the energy used to charge and discharge the MOSFET gate capacitor is converted into heat by the driver. This gate power loss adds to the driver's own power loss - resulting in a net driver power dissipation equal to its input voltage, Vec, multiplied by the sum of the gate and driver currents,  $IG + ICC$ . This can be calculated or determined empirically by measuring the driver DC input voltage and current.

Proper IC package selection and/or device heat sinking is the only method available to insure a safe operating junction temperature, TJ. All IC's are specified and graded into junction temperature ranges, and priced accordingly. It should be noted that using a device outside its tested and rated temperature range can result in poor performance, parameters out of specifications, and quite possiblyno operation at all.

Junction Temperature: The junction temperature of the driver IC is obtained by first calculating the device thermal rise above the ambient temperature. This is obtained by multiplying the average input power (VIN'IIN) by the device free air thermal impedance,  $\Theta$ JA. This term is then added to the ambient temperature to yield the resulting junction temperature, TJ.

If the driver is thermally attached to a heat sink or "cold plate", then the thermal impedance from the device junction to it's package case,  $\Theta$ IC, is used to determine the thermal rise. Likewise, this thermal rise is added to the heat sink temperature to determine the junction temperature. In either case, the maximum junction temperature, TJ(max), should be determined and checked against the device absolute maximum specification.

Average supply currents of the driver ICs vary primarily with the switching frequency. A rough approximation of 25mA will be used as the driver supply current, regardless of the specific device utilized and switching frequency. A typical supply voltage of 12V will be used which results in a power dissipation of 300mW, excluding any contribution by the gate charging/discharging power.

The calculated gate power of Table 1 has been added to the estimated 300mW driver power to formulate Table 4 - the total driver power dissipation. This is of particular interest in selecting a driver package (8 pin, TO-220, etc) and heat sink determination for a specific maximum junction temperature, or rise. Typical junction temperature rises vs. frequency and FET size for a IC package, and recommendations are shown in Table 5.

Table 4 • AVERAGE POWER DISSIPATION (mW) vs. FREQUENCY AND SIZE

|        | SWITCHING FREQUENCY (KHZ) |      |     |     |      |     |           |            |
|--------|---------------------------|------|-----|-----|------|-----|-----------|------------|
|        | 50                        | 100  | 150 | 200 | 250  | 500 | 750       | 1MHZ       |
| Size 1 | 310                       | -318 | 328 | 336 | 346  | 390 | 436       | 480        |
| Size 2 | 316                       | 330  | 346 | 360 | 376  | 452 | 526       | 600        |
| Size 3 | 328                       | 354  | 382 | 408 | 436  | 570 | 706       | 840        |
| Size 4 | 348                       | 396  | 444 | 492 | 540  | 780 | 1.0W      | <b>13W</b> |
| Size 5 | 400                       | 500  | 600 | 700 | 800  | 900 | 1.7W      | 2.4W       |
| Size 6 | 444                       | 588  | 732 | 876 | 1.0W |     | 1.7W 2.5W | 3.1W       |

## Table 5 ·PACKAGES AND TEMPERATURE RISE



## High Power MOSFET Applications

Many high power applications require the use of "monster" MOSFETs or several large FETs in parallel for each switch. Generally, these are low to medium frequency applications (less than 200kHz) where obtaining a low RDS(on) is of primary concern to minimize the DC switch loss. It is not uncommon to find two, three and even four large devices used in parallel, although some of these combinations are unlikely from a cost versus performance standpoint.

Table 6 displays the individual FET device characteristics and several popular parallel arrangements. Listed in descending order is room temperature Rns(on) and the total gate charge required. This will ultimately be used to determine the gate drive current in Table 7 and total power dissipation in Table 8 applications.

#### Table 6 - PARALLELED MOSFET CHARACTERISTICS



#### Table 7· AVERAGE SUPPLY CURRENT vs. FREQUENCY AND SELECTION



#### Table 8 POWER DISSIPATION (mW) vs. FREQUENCY AND APPUCATION



## "Homebrew" Totem-poles vs. Integrated Circuit Drivers

The prior lack of "off-the-shelf' high current or high speed drivers prompted many to design their own gate drive circuits. Traditionally, an NPN-PNP emitter follower arrangement as shown in Figure 3 was used in lower frequency applications. This noninverting configuration interfaces easily with most PWM controllers and performs adequately in many converters. Peak gate drive current does suffer from dependency on driver transistor gain, and transition times are lengthened by the "slow" PNP transistor.



## *Fig* 3. - *Bipolar Gate Driver*

The major drawback to this bipolar drive technique, however, is the potential turn-off of the drive transistors whenever the gate voltage overshoots the supply voltage rails. Any parasitic layout or wiring inductance in series with the MOSFET or IGBT gate will significantly degrade performance for two reasons. First, the inductance limits the gate drive current rate of rise to less than optimal. Second, and most consequential, is that the inductance forms a resonant L/C tank with the gate capacitance. This causes the gate voltage to overshoot during tum-on and rise above the auxiliary supply voltage which introduces two other problems. A Zener clamp must be physically located directly at the FET gate to prevent exceeding the maximum gate-to-source voltage. Also, any overshoot beyond the supply rails will reverse bias the drive transistors as either emitter rings towards the respective base voltage. This immediately turns OFF which ever drive transistor was ON and puts the drive stage into a high impedance state.

The overshoot will ring and eventually decay to an amplitude at which the drive transistor will begin to tum back on. There is a finite time involved with this process, however. depending on the transistors' speed, base drive and resonant tank period. Before the drive transistor is turned back on. the gate voltage continues to resonate closer towards its opposite state. For example, if the FET was ON, then the gate voltage continues to decrease. And if the drive transistor takes too long to turn on, it's possible for the MOSFET gate voltage to cross its "ON" gate threshold. thus turning the device OFF. Since most MOSFETS have shorter delays than the bipolar drivers. it's relatively easy to unintentionally construct a poor gate drive circuit with a discrete design. Both a zener clamp diode and a Schottky diode around each drive transistor to the rails is necessary with NPN/PNP drivers.

For higher speed applications, a P and N channel FET pair can be used as shown in Figure 4. The circuit is configured with the P channel MOS as the upper side switch to simplify the auxiliary bias. Otherwise, a gate drive potential of 10V above the auxiliary bias would required. Unfortunately, this configuration also has a few drawbacks. First, it leads to an inverting logic flow from the driver input to its output, complicating matters especially during power-up and power-down sequences. Without a clever undervoltage lockout circuit the main power switch will tend to be ON as the

auxiliary supply voltage is raised or lowered while the PWM is OFF.



## *Fig* 4. - *FEr Gate Driver*

Cross conduction of both FETs may be unavoidable with this configuration due to the difference between the gate threshold voltages of each device. Depending on the supply voltage, both P and N channel devices can cross conduct while their input drive waveform is above VGS(th) of the "N" device and below that of the "P" device. One technique to minimize the peak cross conduction current is to add some resistance between the FETs. While this does minimize the "shoot-through" current, it also limits the peak current available to the load. This somewhat defeats the purpose of using the MOSFETs in the fIrst place to deliver high currents. The resistor serves an additional purpose of damping the gate drive oscillations during the transitions, minimizing the overshoot. In a practical application, two resistors can be used in the place of one with the center tap connecting to the FET gate load as shown in Figure 5.



*Fig* 5. - *FEr Driver with Limiting Resistors* 

The performance of the circuit in Figure 5 was evaluated and compared to that of the VC1710 driver into a 30nF load, approximately equivalent to three IRFP460 devices in parallel. The discrete drive circuit utilized an IRFP930 "P" type and an IRF520 "N" channel device connected in series with two one-half ohm resistors to limit the shoot-through current. These FETs were driven from the VCI711 dual driver which can deliver 3A peak gate drive currents for rapid transitions. The performance of this circuit was compared to that of the VC17IO driver IC which has 6A capability. The test'results as shown in Figure 6 indicate very similar performance into a 30nF load from either technique. Obviously, the "homebrew" approach utilizes a total of three devices in comparison to a single driver to obtain essentially the same high speed performance. Additionally, the cost of the P channel FET alone may warrant consideration, not to mention the difference in PC board real estate. As a final note, the discrete FET approach required significantly more supply current than the sole driver IC, primarily due to the higher cross conduction.



*Fig* 6. - *Driver Peiformance into 30nF Load* 

## Power Devices

IGBTs and MCTs: While existing generations of power MOSFETs continue to be enhanced for lower RDS(on) and faster recovery internal diodes, alternative new devices have also been introduced. Among the most popular, and viable for high voltage, high power applications are IGBTs (Insulated Gate Bipolar Transistors) and MCTs (MOS Controlled Thyristors). Although frequently drawn as an NPN structure, the IGBT actually resembles a PNP bipolar transistor with an internal MOS device to control the base drive. Indicative by its description, the MCT is essentially an SCR structure also utilizing a MOS drive stage. Both devices offer significant cost advantages over MOSFETs for a given power capability.

MOSFET, IGBT and MCT Gate Drives: There are numerous reasons for driving the MOSFET gate to a negative potential during the device's off state. Degradation of the gate turn-on threshold over time and especially following high levels of irradiation are amongst the most common. However, with IGBTs, the important concern is the ability to keep the device off following tum-off with a high drain current flowing. On larger IGBT's with ratings up to 300 Amps, inductive effects caused by the device's package alone can "kick" the effective gate-to-emitter voltage positive by several Volts at the die - even with the gate shorted to the emitter at the package terminals. Actually, this is the result of the high current flowing in the emitter lead (package) inductance which can less than InH. The corresponding voltage drop changes polarity at tum off, thus pulling the emitter below the gate, or ground. If high enough, a fast tum off will be followed by a parasitic tum-on of the switch, and potential destruction of the semiconductor. Applying the correct amplitude of negative gate voltage can insure proper operation under these high current tum-off conditions. Also, the negative bias protects against tum-on from high dv/dt related changes that could couple into the gate through the "Miller" capacitance.

Unlike power MOSFET switches, IGBT transconductance continues to increase with gate voltage. WhIle most MOSFET devices peak with about 10 to



*Fig* 7. - [GBT *and* MeT *Diagrams* 

!2 Volts at the gate, IGBT performance steadily improves up to the suggested 16 Volt maximum gate voltage. Typically, most IGBT manufacturers recommend a negative drive voltage between -5 and -15V. Generally, it is most convenient to derive a negative voltage equal in amplitude to the positive supply rail, and  $\pm 15V$  is common.

The gate charge required by an IGBT (for a given voltage and current rating) is noticeably less than that of a MOSFET. Part of this is due to the better utilization of silicon which allows the IGBT die to be considerably smaller than its FET counterpart. Additionally, the IGBT (being a bipolar transistor) does not suffer from the severe "Miller" effects of the MOS devices, easing the drive requirements in a given application. However. because of their advantages, most available IGBTs have fairly high gate charge demands - simply because of their greater power handling capability.

In contrast, MCTs (MOS Controlled Thyristors) exhibit the highest silicon utilization level among power switching devices. While relatively new to the market. these devices are quickly gaining acceptance in very high power (above several kilowatts) applications because of their high voltage (I000V) and high current (to l000A) capability. Recently introduced parts boast maximum ratings to one megawatt. ideal for large industrial motor drives and high power distribution-even at the substation level. These devices are essentially MOS controlled SCRs and are intended for low frequency switchmode conversion. They will most likely replace high power discrete transistors, Darlingtons and SCRs because of their higher efficiency and lower cost.

Gate Charge And Effective Capacitance with Negative Bias: While several MOSFET and IGBT manufacturers recommend negative gate voltages in the device's off state, few publish any curves or information about gate charge characteristics when the gate is below zero Volts. This complicates the gate drive circuit design as each IGBT, MOSFET or MCT switch must be evaluated by the user over the ranges of operating conditions. A test fixture as shown in Figure

8 can be used to provide empirical generalizations for devices of interest. A switched constant current source/sink has been configured using a simple dual op-amp to drive a "constant" ImA at the device under test (DUT). Gate voltage versus time can be monitored which provides the exact gate charge requirements for a given device. Any application specific requirements can also be accommodated by modifying the test circuit with external circuitry.

Negative Gate Charge - Empirical Data: Several MOSFET, IGBT and MCT gate charge measurements were taken to establish the general characteristics with negative gate bias. The gate charge and effective capacitance during this third quadrant operation was calculated and compared to of the first quadrant specifications from the manufacturers data sheets. Figure 9 demonstrates the general relationships of gate charges for comparison.

Both the IGBT and MCT have similar negative bias gate charge requirements as with an applied positive bias. The MOSFET, however, exhibits a slightly reduced gate charge in its negative bias region, somewhere between 70 and 75 percent of its positive bias charge. The MOSFET's more significant "Miller" effect in the first quadrant is responsible for this since the higher effective capacitance during the plateau region does not occur with negative bias.



*Fig* 8. - *Gate Charge Test Circuit* 







*Fig 10.* - *Gate Drive Comparison High to Low Transition* 

Total Gate Power· Negative Drive Voltage Applications: All of the previously presented gate power equations still apply, however they must be modified to include the additional charge requirements of the negative supply voltage. For the sake of simplicity, a multiplication factor can be used for recalculation of the exact figures. When identical amplitudes of positive and negative supply voltages are used, for example ±15V, then the gate power utilized can be simply multiplied by a factor of two. This completes the process for the IGBTs and MCfs. The total MOSFET gate charge, on the other hand, should only be multiplied by a factor of 1.7 to 1.75 to accommodate the reduced negative bias demands. Additionally, if a negative supply voltage different than the positive rail voltage is used, for example +15V and -5V, then the scaling factor must be adjusted accordingly. In this case, the new total gate power would be  $1 + (-5/-15)$  or 1.33 times the initial 0-15V gate power for IGBTs and MCTs. The negative drive voltage scaling factor  $(-5/-15)$  would be multiplied by the 70 to 75% index if a MOSFET were used instead of an IGBT or MCT. This would result in a 1.23 to 1.25 times net increase over the initial (0-15V) gate power demand.

## Summary

The universal need for improved switching efficiency in the power management industry is being addressed by the recent introductions of many higher performance MOSFET, IGBT and MCT semiconductors. Moreover, industry demand for increased power density continually elevates conversion frequencies. Each of these efforts has placed considerably more demands on the gate drive circuitry, especially the integrated circuit gate drivers. The intent of this paper has been to provide the designer with a comprehensive, quantitative understanding of gate drive characteristics, suitable for a variety of applications.

## Additional Information

UNITRODE Application Note U-118, "New Driver IC's Optimize High Speed Power MOSFET Switching Characteristics", UNITRODE LINEAR IC DATABOOK, IC 600

UNITRODE Application Note U-126, "A New Generation of High Performance MOSFET Drivers Features High Current, High Speed Outputs"

UNITRODE Application Note U-127, "Unique Chip Pair Simplifies Isolated High Side Switch Drive"

INTERNATIONAL RECTIFIER Application Notes AN-937, AN-947 and Data Sheets, I.A. HEXFET Power MOSFET Designers Manual HDB-4

INTERNATIONAL RECTIFIER AN-983, "IGBT Characteristics and Applications"; IGBT Designer's Manual

## High Performance MOSFET Driver Reference

UC1711: The UC1711 device features typical propagation delays of three and ten nanoseconds at no load, depending on the transition. Coupled with dual 1.5A peak totem-pole outputs, this device is optimized for high frequency PET drive applications. Its all NPN Schottky transistor construction is not only fast, but radiation tolerant as well.

UC1710 "Miller Killer": High peak gate drive currents are desirable in paralleled PET applications, typical of a high power switching section or power factor correction stage. Dubbed as "the Miller Killer", the UC1710 boasts a guaranteed 6A peak output current. This hefty driver current minimizes the PET parasitic "Miller" effects which would otherwise result in poor transition performance. Higher currents are possible with this driver, but the limiting factor soon becomes the parasitic series inductance of the PET package (15 nH) and the layout interconnection of 20 nH/inch. An RF type arrangement of the PC board layout is an absolute MUST to realize this device's full potential.

UCl710 Block Diagram: The UCI710 has "no-load" rise and fall times of 20 nanoseconds (or less) which do not change significantly with any loads under 3nF. It is also specified into a load capacitance of 30nF, representative of three paralleled "size 6" FET devices. Propagation delays are brief with typical values specified at 35 nanoseconds from either input to a 10% output voltage change.

UC1708: The UC1708 is a unique blend of the high speed attributes of the UC1711 along with the higher peak current capability of the UCl710. This dual noninverting driver accepts positive TTL/CMOS logic from control circuits and provides 3A peak output from each totem pole.

Propagation delays are under 25nsec with rise and fall times typically 35nsec into 2.2nF. The output stage design is a "no float" version incorporating a self biasing technique to hold the outputs low during undervoltage lockout, even with VIN removed.

In the 16 pin DIL package, the device features a remote ENABLE and SHUTDOWN function in addition to separate signal and power grounds. The ENABLE function places the device in a low current standby mode and the SHUTDOWN circuitry is high speed logic directly to the outputs.

Transition Performance: Using the performance table, the driver output slew rates and average current delivered can be calculated. The figures can be compared to lower power op-amps or comparators to gain a perspective on the relative speed of these high performance drivers. The UC1708 delivers output slew rates (dv/dt) in the order of 300 to 480 V/usec, at average load currents of under one amp, depending on the load. The high speed UC1711 exhibits similar characteristics under loaded conditions, but can achieve a no load slew rate of over 1700 V/usecnearly 2 V/nsec. For higher power applications, the UCl710 "Miller Killer" will produce an average current of 4.5A at slew rates of 150 Vusec. With lighter loads it will deliver an average current of 1.5A at a slew rate of approximately  $500 \text{ V}/\text{usec}$ . In most applications, the UCl710 will easily outperform "homebrew" discrete MOSPET transistor totem-pole drive techniques.

Each device in this new generation of MOSPET drivers is significantly more responsive than the earlier counterparts for a given application - higher speed (UC1711), higher peak current (UCl710) or a combination of both (UC1708).

#### UC1708/1710 *11711* Performance Comparison



## Internet

TI Semiconductor Product Information Center Home Page support.ti.com

TI E2E™ Community Home Page

e2e.ti.com

## Product Information Centers



## Europe, Middle East, and Africa

Phone



 Note: The European Free Call (Toll Free) number is not active in all countries. If you have technical difficulty calling the free call number, please use the international number above.



#### Japan



E2E and Unitrode are trademarks of Texas Instruments. All other trademarks are the property of their respective owners.

## Asia



**Important Notice:** The products and services of Texas Instruments Incorporated and its subsidiaries described herein are sold subject to TI's standard terms and conditions of sale. Customers are advised to obtain the most current and complete information about TI products and services before placing orders. TI assumes no liability for applications assistance, customer's applications or product designs, software performance, or infringement of patents. The publication of information regarding any other company's products or services does not constitute TI's approval, warranty or endorsement thereof.

A122010



#### **IMPORTANT NOTICE FOR TI DESIGN INFORMATION AND RESOURCES**

Texas Instruments Incorporated ('TI") technical, application or other design advice, services or information, including, but not limited to, reference designs and materials relating to evaluation modules, (collectively, "TI Resources") are intended to assist designers who are developing applications that incorporate TI products; by downloading, accessing or using any particular TI Resource in any way, you (individually or, if you are acting on behalf of a company, your company) agree to use it solely for this purpose and subject to the terms of this Notice.

TI's provision of TI Resources does not expand or otherwise alter TI's applicable published warranties or warranty disclaimers for TI products, and no additional obligations or liabilities arise from TI providing such TI Resources. TI reserves the right to make corrections, enhancements, improvements and other changes to its TI Resources.

You understand and agree that you remain responsible for using your independent analysis, evaluation and judgment in designing your applications and that you have full and exclusive responsibility to assure the safety of your applications and compliance of your applications (and of all TI products used in or for your applications) with all applicable regulations, laws and other applicable requirements. You represent that, with respect to your applications, you have all the necessary expertise to create and implement safeguards that (1) anticipate dangerous consequences of failures, (2) monitor failures and their consequences, and (3) lessen the likelihood of failures that might cause harm and take appropriate actions. You agree that prior to using or distributing any applications that include TI products, you will thoroughly test such applications and the functionality of such TI products as used in such applications. TI has not conducted any testing other than that specifically described in the published documentation for a particular TI Resource.

You are authorized to use, copy and modify any individual TI Resource only in connection with the development of applications that include the TI product(s) identified in such TI Resource. NO OTHER LICENSE, EXPRESS OR IMPLIED, BY ESTOPPEL OR OTHERWISE TO ANY OTHER TI INTELLECTUAL PROPERTY RIGHT, AND NO LICENSE TO ANY TECHNOLOGY OR INTELLECTUAL PROPERTY RIGHT OF TI OR ANY THIRD PARTY IS GRANTED HEREIN, including but not limited to any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information regarding or referencing third-party products or services does not constitute a license to use such products or services, or a warranty or endorsement thereof. Use of TI Resources may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

TI RESOURCES ARE PROVIDED "AS IS" AND WITH ALL FAULTS. TI DISCLAIMS ALL OTHER WARRANTIES OR REPRESENTATIONS, EXPRESS OR IMPLIED, REGARDING TI RESOURCES OR USE THEREOF, INCLUDING BUT NOT LIMITED TO ACCURACY OR COMPLETENESS, TITLE, ANY EPIDEMIC FAILURE WARRANTY AND ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, AND NON-INFRINGEMENT OF ANY THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

TI SHALL NOT BE LIABLE FOR AND SHALL NOT DEFEND OR INDEMNIFY YOU AGAINST ANY CLAIM, INCLUDING BUT NOT LIMITED TO ANY INFRINGEMENT CLAIM THAT RELATES TO OR IS BASED ON ANY COMBINATION OF PRODUCTS EVEN IF DESCRIBED IN TI RESOURCES OR OTHERWISE. IN NO EVENT SHALL TI BE LIABLE FOR ANY ACTUAL, DIRECT, SPECIAL, COLLATERAL, INDIRECT, PUNITIVE, INCIDENTAL, CONSEQUENTIAL OR EXEMPLARY DAMAGES IN CONNECTION WITH OR ARISING OUT OF TI RESOURCES OR USE THEREOF, AND REGARDLESS OF WHETHER TI HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES.

You agree to fully indemnify TI and its representatives against any damages, costs, losses, and/or liabilities arising out of your noncompliance with the terms and provisions of this Notice.

This Notice applies to TI Resources. Additional terms apply to the use and purchase of certain types of materials, TI products and services. These include; without limitation, TI's standard terms for semiconductor products <http://www.ti.com/sc/docs/stdterms.htm>), [evaluation](http://www.ti.com/lit/pdf/SSZZ027) [modules](http://www.ti.com/lit/pdf/SSZZ027), and samples [\(http://www.ti.com/sc/docs/sampterms.htm\)](http://www.ti.com/sc/docs/sampterms.htm).

> Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2017, Texas Instruments Incorporated